首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >All-Digital Background Calibration of a Successive Approximation ADC Using the “Split ADC” Architecture
【24h】

All-Digital Background Calibration of a Successive Approximation ADC Using the “Split ADC” Architecture

机译:使用“分离ADC”架构的逐次逼近型ADC的全数字背景校准

获取原文
获取原文并翻译 | 示例
           

摘要

The “split ADC” architecture enables fully digital calibration and correction of nonlinearity errors due to capacitor mismatch in a successive approximation (SAR) ADC. The die area of a single ADC design is split into two independent halves, each converting the same input signal. Total area and power is unchanged, resulting in minimal increase in analog complexity. For each conversion, the half-sized ADCs generate two independent outputs which are digitally corrected using estimates of capacitor mismatch errors for each ADC. The ADC outputs are averaged to produce the ADC output code. The difference of the two outputs is used in a background calibration algorithm which estimates the error in the correction parameters. Any nonzero difference drives an LMS feedback loop toward zero difference which can only occur when the average error in each correction parameter is zero. A novel segmentation and shuffling scheme in the SAR capacitive DAC enables background calibration for a wide range of input signals including dc. Simulation of a 16 bit 1 Msps SAR ADC in 180 nm CMOS shows calibration convergence within 200 000 samples.
机译:“分体式ADC”架构可实现全数字校准和校正由于逐次逼近(SAR)ADC中的电容器失配而引起的非线性误差。单个ADC设计的管芯区域分为两个独立的半部分,每个半部分转换相同的输入信号。总面积和功率不变,从而使模拟复杂度的增加最小。对于每次转换,半尺寸ADC产生两个独立的输出,并使用每个ADC的电容器失配误差估计来数字校正这些输出。 ADC输出被平均以产生ADC输出代码。两个输出的差用于背景校准算法中,该算法估计校正参数中的误差。任何非零差都会使LMS反馈环路趋于零差,这仅在每个校正参数的平均误差为零时才会发生。 SAR电容DAC中的新颖分段和混排方案可对包括dc在内的各种输入信号进行背景校准。在180 nm CMOS中对16位1 Msps SAR ADC进行的仿真显示,校准收敛在200 samples000个样本内。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号