首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >A Cost-Efficient L1–L2 Multicore Interconnect: Performance, Power, and Area Considerations
【24h】

A Cost-Efficient L1–L2 Multicore Interconnect: Performance, Power, and Area Considerations

机译:具有成本效益的L1–L2多核互连:性能,功耗和面积考虑

获取原文
获取原文并翻译 | 示例

摘要

Processor manufacturers use advances in manufacturing technologies to increase the number of cores on chip in order to scale performance in a cost-efficient manner. As the number of cores scales up, not all cores can be directly connected to the main memory and there is a need for hierarchy, for example, by arranging them in clusters that share L2 caches. This paper focuses on designing cost-efficient L1–L2 interconnects. We discuss performance and power- and area-consumption considerations for a real processor designed in 45-nm technology. We explain the architectures and heuristics developed, including a smart floorplan with instance flips to address interconnect latency, customized decentralized arbitration schemes tailored per transaction type, and heterogeneous Vt device assignment to reduce overall power consumption, taking into account the expected switching factors. These and other methods worked together to achieve high throughput in a power-efficient interconnect that consumes less than 3% of the compute cluster area.
机译:处理器制造商利用制造技术的进步来增加片上内核的数量,以便以经济高效的方式扩展性能。随着内核数量的增加,并不是所有的内核都可以直接连接到主内存,因此需要层次结构,例如,通过将它们安排在共享L2缓存的群集中来进行。本文着重于设计经济高效的L1-L2互连。我们讨论了采用45纳米技术设计的真实处理器的性能以及功耗和面积消耗方面的考虑。我们解释了所开发的体系结构和启发式方法,包括一个智能平面图,其中包括实例翻转以解决互连延迟,针对每种事务类型量身定制的定制分散式仲裁方案,以及考虑了预期的开关因素的异构Vt设备分配以降低总体功耗。这些方法和其他方法共同工作,以在耗电量不到计算群集面积3%的省电互连中实现高吞吐量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号