...
首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >A DLL With Dual Edge Triggered Phase Detector for Fast Lock and Low Jitter Clock Generator
【24h】

A DLL With Dual Edge Triggered Phase Detector for Fast Lock and Low Jitter Clock Generator

机译:具有双边沿触发鉴相器的DLL,用于快速锁定和低抖动时钟发生器

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

A DLL based on a dual edge triggered phase detector (DET-PD) is proposed for a clock generator in low-power systems. The proposed DLL has a faster lock speed with the same loop dynamics compared to the conventional DLL based on a single-edge triggered phase detector (SET-PD). The proposed DET-PD solves the problem of a narrow capture range or low phase detector gain associated with the conventional DET-PD. In addition, the proposed duty cycle difference compensation circuit (DDC) prevents the increase in the phase offset when the two inputs to the DET-PD have different duty cycle. It also controls the DLL bandwidth to maintain the DLL jitter by controlling the negative edge delay difference tracking. Finally, the proposed duty cycle keeper (DCK) enlarges the duty cycle keeping range of the DLL output. The proposed DLL is fabricated using 0.18-$mu$m process technology. It has an area of 0.035 mm $^{2}$ and a power consumption of 19 mW at 800 MHz operation. Its lock speed is over 1.9 times faster than that of the DLL based on the SET-PD without degrading the jitter.
机译:针对低功耗系统中的时钟发生器,提出了一种基于双沿触发相位检测器(DET-PD)的DLL。与基于单边触发相位检测器(SET-PD)的常规DLL相比,所提出的DLL具有更快的锁定速度和相同的环路动态特性。所提出的DET-PD解决了与常规DET-PD相关的捕获范围窄或相位检测器增益低的问题。此外,当DET-PD的两个输入具有不同的占空比时,建议的占空比差异补偿电路(DDC)可以防止相位偏移增加。它还通过控制负边沿延迟差异跟踪来控制DLL带宽,以保持DLL抖动。最后,建议的占空比保持器(DCK)扩大了DLL输出的占空比保持范围。所提出的DLL是使用0.18-μm工艺技术制造的。它的面积为0.035 mm 2,在800 MHz工作时的功耗为19 mW。它的锁定速度比基于SET-PD的DLL的锁定速度快1.9倍以上,而不会降低抖动。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号