首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >A Network-Efficient Nonbinary QC-LDPC Decoder Architecture
【24h】

A Network-Efficient Nonbinary QC-LDPC Decoder Architecture

机译:网络高效的非二进制QC-LDPC解码器架构

获取原文
获取原文并翻译 | 示例

摘要

Nonbinary low-density parity-check (LDPC) codes are of great interest due to their better performance cover binary ones when the code length is moderate. However, the cost of decoder implementation for these LDPC codes is still very high. In this paper, a low-complexity VLSI architecture for nonbinary LDPC decoders is presented. By exploiting the intrinsic shifting and symmetry properties of nonbinary quasi-cyclic LDPC (QC-LDPC) codes, significant reduction of memory size and routing complexity can be achieved. These unique features lead to two network-efficient decoder architectures for Class-I and Class-II nonbinary QC-LDPC codes, respectively. Comparison results with the state-of-the-art designs show that for the code example of the 64-ary (1260, 630) rate-0.5 Class-I code, the proposed scheme can save up to 70.6% hardware required by switch network, which demonstrates the efficiency of the proposed technique. The proposed design for the 32-ary (992, 496) rate-0.5 Class-II code can achieve a 93.8% switch network complexity reduction compared with conventional approaches. Furthermore, with the help of a generator for possible solution sequences, both forward and backward steps can be eliminated to offer processing convenience of check node unit (CNU) blocks. Results show the proposed 32-ary (992, 496) rate-0.5 Class-II decoder can achieve 4.47 Mb/s decoding throughput at a clock speed of 150 MHz.
机译:非二进制低密度奇偶校验(LDPC)代码由于其更好的性能覆盖了中等长度的二进制代码而备受关注。然而,用于这些LDPC码的解码器实施的成本仍然很高。本文提出了一种用于非二进制LDPC解码器的低复杂度VLSI架构。通过利用非二进制准循环LDPC(QC-LDPC)码的固有移位和对称特性,可以显着减少存储器大小和路由复杂度。这些独特的功能分别导致针对I类和II类非二进制QC-LDPC码的两种网络有效的解码器架构。与最新设计的比较结果表明,对于64进制(1260,630)速率为0.5的I类代码的代码示例,所提出的方案最多可以节省交换网络所需的70.6%的硬件。 ,证明了所提出技术的效率。与传统方法相比,针对32进制(992,496)速率为0.5的II类代码的拟议设计可以实现93.8%的交换网络复杂度降低。此外,借助于用于可能的解决方案序列的生成器,可以消除前进和后退步骤,从而为检查节点单元(CNU)块提供了处理便利。结果表明,所提出的32进制(992,496)速率为0.5的II类解码器可以在150 MHz的时钟速度下实现4.47 Mb / s的解码吞吐量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号