首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >Analysis and Design of Low-Jitter Digital Bang-Bang Phase-Locked Loops
【24h】

Analysis and Design of Low-Jitter Digital Bang-Bang Phase-Locked Loops

机译:低抖动数字Bang-Bang锁相环的分析与设计

获取原文
获取原文并翻译 | 示例

摘要

Digital phase-locked loops based on bang-bang phase detectors are attractive candidates for low-jitter clock-frequency multiplication. Unfortunately, the coarse quantization of phase error makes these systems prone to the generation of limit cycles appearing as unwanted spurs in the spectrum. The random noise contributed by building blocks and acting as dithering signal can eliminate those spurs. The quantitative analysis of those phenomena becomes more involved when a DCO with relaxed intrinsic resolution, such as a ΔΣ-DCO is employed, and when practical spectra of random noise sources are considered. In this work, the expression of jitter is calculated in closed-form taking into account the quantization, introduced by both phase detector and DCO, and the phase noise of DCO, with both 1/f$^{2}$ and 1/f $^{3}$ components. Combining these results, a closed-form expression of the total output jitter as a function of loop parameters and noise sources is developed which suggests a minimum-jitter design strategy. The proposed analysis and optimization are validated both numerically and experimentally on a 320-MHz digital bang-bang PLL fabricated in a 65-nm CMOS process.
机译:基于bang-bang相位检测器的数字锁相环是低抖动时钟频率乘法的有吸引力的候选对象。不幸的是,相位误差的粗略量化使这些系统易于产生极限循环,在频谱中表现为有害的杂散。由构建块贡献并用作抖动信号的随机噪声可以消除这些杂散。当使用具有固有固有分辨率的DCO(例如ΔΣ-DCO)时,以及考虑到随机噪声源的实际频谱时,这些现象的定量分析将变得更加复杂。在这项工作中,考虑到由相位检测器和DCO引入的量化以及DCO的相位噪声(1 / f $ ^ {2} $和1 / f都为),以闭合形式计算抖动的表达。 $ ^ {3} $个组件。结合这些结果,开发了总输出抖动作为环路参数和噪声源的函数的闭式表达式,这表明了最小抖动设计策略。在65 nm CMOS工艺中制造的320 MHz数字bang-bang PLL上,通过数值和实验验证了所建议的分析和优化。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号