...
首页> 外文期刊>IETE Journal of Research >A Novel Time-to-Digital Converter Based on Low-Jitter Phase-Locked Loop
【24h】

A Novel Time-to-Digital Converter Based on Low-Jitter Phase-Locked Loop

机译:基于低抖动锁相环的新型时间数字转换器

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a novel multi-levels time-to-digital converter (TDC) suitable for array architecture for the photon time-of-flight (TOF) measurement. A simple method was applied to solve the initial phase time mismatch caused by random occurrence of the TOF start signal. A low-jitter phase-locked loop (PLL) is adopted to provide excellent clocks to the TDC. The proposed PLL-TDC has a good differential nonlinearity (DNL) (+/- 0.4 LSB) and integral nonlinearity (INL) (+/- 0.5 LSB) due to the low-jitter clock and elimination of initial phase time mismatch. The circuit of the low-jitter PLL was implemented in TSMC 0.35 mu m standard complementary metal oxide semiconductor (CMOS) process with 3.3V supply voltage. The measured result of the low-jitter PLL and the simulated result of the TDC show the proposed 14-bit TDC can realize 1.0ns time resolution and 16 mu s maximum range with 125MHz centre frequency. Under this given frequency, the time interval error (TIE) jitter is 7.8 ps((rms)).
机译:本文提出了一种新颖的多级时间数字转换器(TDC),适用于阵列架构进行光子飞行时间(TOF)测量。应用了一种简单的方法来解决由TOF启动信号的随机出现引起的初始相位时间不匹配的问题。采用低抖动锁相环(PLL)为TDC提供出色的时钟。由于低抖动时钟并消除了初始相位时间不匹配,因此提出的PLL-TDC具有良好的差分非线性(DNL)(+/- 0.4 LSB)和积分非线性(INL)(+/- 0.5 LSB)。低抖动PLL电路采用TSMC 0.35微米标准互补金属氧化物半导体(CMOS)工艺实现,电源电压为3.3V。低抖动PLL的测量结果和TDC的仿真结果表明,所提出的14位TDC在125MHz的中心频率下可以实现1.0ns的时间分辨率和16μs的最大范围。在此给定频率下,时间间隔误差(TIE)抖动为7.8 ps((rms))。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号