首页> 外国专利> COMPACT, LOW-POWER LOW-JITTER DIGITAL PHASE-LOCKED LOOP

COMPACT, LOW-POWER LOW-JITTER DIGITAL PHASE-LOCKED LOOP

机译:紧凑,低功耗,低抖动的数字锁相环

摘要

A digital PLL includes an adaptive PFD, an adaptive loop filter, an iDAC, an ICO, and a divider. The adaptive PFD receives a reference signal and a feedback signal, determines phase error between the two signals, and provides a PFD value for each phase comparison period. The magnitude of the PFD value is adjusted to achieve fast frequency acquisition and reduced jitter. The adaptive loop filter updates its output whenever a PFD value is received, widens the PLL loop bandwidth if a large phase error is detected, and narrows the loop bandwidth if a small average phase error is detected. The iDAC, which can be implemented with both steered and single-ended current sources, converts the loop filter output into analog current. The ICO provides an oscillator signal having a phase determined by the iDAC output. The divider divides the oscillator signal by a factor of N and provides the feedback signal.
机译:数字PLL包括自适应PFD,自适应环路滤波器,iDAC,ICO和分频器。自适应PFD接收参考信号和反馈信号,确定两个信号之间的相位误差,并为每个相位比较周期提供PFD值。可以调整PFD值的大小,以实现快速的频率采集和降低的抖动。每当接收到PFD值时,自适应环路滤波器就会更新其输出;如果检测到较大的相位误差,则变宽PLL环路带宽;如果检测到较小的平均相位误差,则变窄环路带宽。 iDAC既可以使用转向电流源也可以使用单端电流源来实现,它将环路滤波器输出转换为模拟电流。 ICO提供的振荡器信号的相位由iDAC输出确定。分频器将振荡器信号除以N,然后提供反馈信号。

著录项

  • 公开/公告号IL171309B

    专利类型

  • 公开/公告日2010-05-31

    原文格式PDF

  • 申请/专利权人 QUALCOMM INCORPORATED;

    申请/专利号IL171309

  • 发明设计人

    申请日2005-10-09

  • 分类号H03D13/00;H03L7/085;H03L7/093;H03L7/099;H03L7/10;

  • 国家 IL

  • 入库时间 2022-08-21 18:46:40

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号