...
首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >A Multi-Rate Burst-Mode CDR Using a GVCO With Symmetric Loops for Instantaneous Phase Locking in 65-nm CMOS
【24h】

A Multi-Rate Burst-Mode CDR Using a GVCO With Symmetric Loops for Instantaneous Phase Locking in 65-nm CMOS

机译:使用具有对称环路的GVCO的多速率突发模式CDR,可在65nm CMOS中实现瞬时锁相

获取原文
获取原文并翻译 | 示例

摘要

A multi-rate burst-mode clock and data recovery (BCDR) circuit based on a simple gated voltage-controlled oscillator (GVCO) is presented. A simple symmetric circuit topology makes the area for the GVCO smaller and leads to an easier timing design. The GVCO consists of two loops that operate complementarily. Circuit configurations of the same type are adopted for AND and OR in the loops to reduce the difficulties in the timing alignment of the signals from the loops. To confirm the validity of the proposed topology, we fabricated a BCDR IC with the 65-nm-MOSFET process. It can extract the 12.5-GHz clock signal from 12.5-Gb/s, 6.25-Gb/s, 3.125-Gb/s, 1.5625-Gb/s, and 781.25-Mb/s input data. Without a circuit for precise timing adjustment for the signals in the two loops, the IC provides instantaneous phase locking of 1 bit for burst data input of 12.5 Gb/s. The measured jitter is lower than 2 ps rms. The area and the power consumption for the core GVCO are 0.03 and 60 mW.
机译:提出了一种基于简单门控压控振荡器(GVCO)的多速率突发模式时钟和数据恢复(BCDR)电路。简单的对称电路拓扑使GVCO的面积更小,从而使时序设计更容易。 GVCO由两个互补运行的回路组成。环路中的“与”或“或”采用相同类型的电路配置,以减少来自环路的信号的时序对准方面的困难。为了确认所提出拓扑的有效性,我们使用65 nm MOSFET工艺制造了BCDR IC。它可以从12.5-Gb / s,6.25-Gb / s,3.125-Gb / s,1.5625-Gb / s和781.25-Mb / s输入数据中提取12.5-GHz时钟信号。由于没有用于对两个环路中的信号进行精确时序调整的电路,该IC可以为12.5 Gb / s的突发数据输入提供1位的瞬时锁相。测得的抖动低于2 ps rms。核心GVCO的面积和功耗分别为0.03和60 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号