首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >Offset-Compensated Cross-Coupled PFET Bit-Line Conditioning and Selective Negative Bit-Line Write Assist for High-Density Low-Power SRAM
【24h】

Offset-Compensated Cross-Coupled PFET Bit-Line Conditioning and Selective Negative Bit-Line Write Assist for High-Density Low-Power SRAM

机译:用于高密度低功耗SRAM的失调补偿交叉耦合PFET位线调节和选择性负位线写辅助

获取原文
获取原文并翻译 | 示例

摘要

An offset-compensated cross-coupled PFET bit-line (BL) conditioning circuit (OC-CPBC) and a selective negative BL write-assist circuit (SNBL-WA) are proposed for high-density FinFET static RAM (SRAM). The word-line (WL) underdrive read-assist and the negative BL write-assist circuits should be used for the stable operation of high-density FinFET SRAM. However, the WL underdrive read-assist circuit degrades the performance, and the negative BL write-assist circuit consumes a large amount of energy. The OC-CPBC enhances BL development during the evaluation phase by applying cross-coupled PFETs whose offset is compensated by precharging each of the two BLs separately through diode-connected cross-coupled PFETs. The SNBL-WA performs a write assist only when a write failure is detected, and this selective write assist reduces the write energy consumption. The simulation results show that the performance and energy consumption are improved by 41% and 48%, respectively, by applying the OC-CPBC and SNBL-WA to SRAM, even with a decrease in area.
机译:提出了一种用于高密度FinFET静态RAM(SRAM)的偏移补偿交叉耦合PFET位线(BL)调节电路(OC-CPBC)和选择性负BL写辅助电路(SNBL-WA)。字线(WL)欠驱动读辅助和负BL写辅助电路应用于高密度FinFET SRAM的稳定运行。但是,WL欠驱动读辅助电路会降低性能,并且负BL写辅助电路会消耗大量能量。 OC-CPBC通过应用交叉耦合的PFET来增强评估阶段的BL发展,该交叉耦合的PFET通过二极管连接的交叉耦合的PFET对两个BL中的每一个分别进行预充电来补偿失调。 SNBL-WA仅在检测到写故障时才执行写辅助,并且这种选择性写辅助可减少写能量消耗。仿真结果表明,即使将OC-CPBC和SNBL-WA应用于SRAM,即使面积减小,其性能和能耗也分别提高了41%和48%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号