首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >Efficient Verification Against Undesired Operating Points for MOS Analog Circuits
【24h】

Efficient Verification Against Undesired Operating Points for MOS Analog Circuits

机译:针对MOS模拟电路的不良工作点进行有效验证

获取原文
获取原文并翻译 | 示例

摘要

Identifying and removing undesired operating points is one of the most important problems in analog circuit design. In this paper, a divide and contraction verification method against undesired operating points in analog circuits is proposed. Unlike traditional methods to find all operating points, this method only targets searching voltage intervals containing undesired operating points. To achieve this, a systematic approach for automatically identifying all positive and negative feedback loops in circuits is introduced. A positive feedback loop breaking method and selection of breaking nodes are discussed to determine whether a monotonic return function can be obtained. Depending on the monotonicity of the return function, two types of divide and contraction algorithms are proposed to efficiently search voltage intervals containing operating points. Simulation results show that this method is effective and efficient in identifying the presence/absence of undesired operating points in a set of commonly used benchmark circuits.
机译:识别和消除不希望的工作点是模拟电路设计中最重要的问题之一。本文提出了一种针对模拟电路中不希望有的工作点的收缩和收缩验证方法。与查找所有工作点的传统方法不同,此方法仅针对搜索包含不希望有的工作点的电压间隔。为了实现这一点,引入了一种系统的方法来自动识别电路中的所有正反馈回路和负反馈回路。讨论了正反馈环路的中断方法和中断节点的选择,以确定是否可以获取单调返回函数。根据返回函数的单调性,提出了两种除法和收缩算法来有效地搜索包含工作点的电压区间。仿真结果表明,该方法在识别一组常用基准电路中是否存在不希望的工作点时是有效和高效的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号