首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >A Two-Step Prediction ADC Architecture for Integrated Low Power Image Sensors
【24h】

A Two-Step Prediction ADC Architecture for Integrated Low Power Image Sensors

机译:集成式低功耗图像传感器的两步预测ADC架构

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a two-step prediction method for the design of low-power column-parallel analog-to-digital converters (ADC) in CMOS image sensors. The proposed prediction method takes advantage of the spatial likelihood of natural scenes, which shows strong correlations between neighboring pixels in the image. Based on this property, the proposed method predicts the MSBs of the selected pixel using quantization results of the neighboring pixels in the previous row, which enables a significant power reduction of the A/D conversions. The simulation results show that up to 20~30% power saving can be achieved for most natural scenes. A 384 × 256-pixel prototype chip was fabricated using a 0.35 μm CMOS technology with a pixel footprint of 15 μm × 15 μm. The fill factor is 49%. 10-bit successive approximation register (SAR) ADCs are used in the column-parallel ADC array.
机译:本文提出了一种用于CMOS图像传感器中低功耗列并行模数转换器(ADC)设计的两步预测方法。所提出的预测方法利用了自然场景的空间似然性,它显示了图像中相邻像素之间的强相关性。基于此属性,所提出的方法使用前一行中相邻像素的量化结果来预测所选像素的MSB,从而可以显着降低A / D转换的功耗。仿真结果表明,对于大多数自然场景,可以节省多达20%至30%的功耗。使用0.35μmCMOS技术制造了384×256像素的原型芯片,像素占用面积为15μm×15μm。填充系数为49%。列并行ADC阵列中使用10位逐次逼近寄存器(SAR)ADC。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号