首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >A Low-Power CMOS Image Sensor With Area-Efficient 14-bit Two-Step SA ADCs Using Pseudomultiple Sampling Method
【24h】

A Low-Power CMOS Image Sensor With Area-Efficient 14-bit Two-Step SA ADCs Using Pseudomultiple Sampling Method

机译:低功耗CMOS图像传感器,具有采用伪多次采样方法的面积有效的14位两步SA ADC

获取原文
获取原文并翻译 | 示例

摘要

This brief presents a low-power CMOS image sensor with 14-bit column-parallel two-step (TS) successive approximation (SA) analog-to-digital converters (ADCs). The proposed TS SA ADC adopts a pseudomultiple sampling method to reduce the power consumption and the area. For implementing the 14-bit ADC, it only uses a capacitor digital-to-analog converter of 6 bits rather than 14 bits. The multiple sampling also suppresses the noise of a pixel and a column-parallel ADC. The image sensor is fabricated by using the 0.13-μm CMOS process. The measurement results show that the temporal noise is 82.7 μV, and the power consumption is 55.1 μW for one column ADC with a programmable gain amplifier. With the digital correlated double sampling and the TS calibration method, the proposed ADC achieves the column fixed-pattern noise of 0.98 LSB and a differential nonlinearity of +0.99/−0.90 LSB.
机译:本简介介绍了一种具有14位列并行两步(TS)逐次逼近(SA)模数转换器(ADC)的低功耗CMOS图像传感器。提出的TS SA ADC采用伪多次采样方法以减少功耗和面积。为了实现14位ADC,它仅使用6位而不是14位的电容器数模转换器。多次采样还可以抑制像素和列并行ADC的噪声。图像传感器是使用0.13-μmCMOS工艺制造的。测量结果表明,具有可编程增益放大器的一列ADC的时间噪声为82.7μV,功耗为55.1μW。借助数字相关双采样和TS校准方法,拟议的ADC实现了0.98 LSB的列固定模式噪声和+ 0.99 / -0.90 LSB的差分非线性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号