首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >A High Resolution DPWM Based on Synchronous Phase-Shifted Circuit and Delay Line
【24h】

A High Resolution DPWM Based on Synchronous Phase-Shifted Circuit and Delay Line

机译:基于同步相移电路和延迟线的高分辨率DPWM

获取原文
获取原文并翻译 | 示例

摘要

In this paper, a hybrid architecture of digital pulse width modulator (DPWM) with high resolution is proposed. Furthermore, to enhance linearity performance, the critical path is optimized by a novel synchronous phase-shifted circuit. A carry chain-based delay line is also utilized to improve time resolution. A 14-bit DPWM with the proposed architecture is implemented and tested by Altera Cyclone IV FPGA. The experiment results show that the DPWM achieves high linearity, where R-2 maintains over 0.9994. Besides, the output duty cycle covers a wide range from 0.9429% to 99.2% and the time resolution is about 41.3ps.
机译:本文提出了一种具有高分辨率的数字脉冲宽度调制器(DPWM)的混合架构。此外,为了提高线性性能,临界路径由新型同步相移电路进行了优化。还利用基于链基的延迟线来改善时间分辨率。通过Altera Cyclone IV FPGA实现和测试具有所提出的架构的14位DPWM。实验结果表明,DPWM实现了高线性,R-2保持超过0.9994。此外,输出占空比占0.9429%至99.2%的宽范围,时间分辨率约为41.3ps。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号