首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >An On-Chip Built-in Linearity Estimation Methodology and Hardware Implementation
【24h】

An On-Chip Built-in Linearity Estimation Methodology and Hardware Implementation

机译:片上内置线性估计方法和硬件实现

获取原文
获取原文并翻译 | 示例

摘要

An on-chip built-in linearity estimation methodology for a hybrid baseband chain is proposed. The proposed hybrid baseband chain consists of a continuous-time low-pass filter and a discrete-time (DT) finite impulse response filter with a compacted two-stage 3-tap harmonic cancellation (HC). This HC-3(2) architecture achieves notching at specific programmable frequency points. To estimate the filter linearity, two-tone test signals are injected, and the spectrum power of the DT filter's output is measured by a power detector. By changing the sampling frequency, the DT filter can switch between the normal operation mode, which allows the two test tones to pass through, or the tone suppression mode, which notches the two test tones and exposes the IM3 tone power. The proposed on-chip linearity estimation methodology is experimentally verified. A comparison between the power measured in the proposed two modes reveals how well is the filter linearity. The proposed baseband chain is fabricated in 130-nm standard CMOS technology, occupying a 0.146-mm(2) silicon area. Measurement results shows a suppression of 55 dB on the test tone power.
机译:提出了一种用于混合基带链的片上内置线性估计方法。提出的混合基带链包括一个连续时间低通滤波器和一个离散时间(DT)有限脉冲响应滤波器,该滤波器具有紧凑的两级3抽头谐波消除(HC)。这种HC-3(2)体系结构可在特定的可编程频率点上实现陷波。为了估计滤波器的线性度,需要注入两音测试信号,然后由功率检测器测量DT滤波器输出的频谱功率。通过更改采样频率,DT滤波器可以在允许两个测试音调通过的正常操作模式或对两个测试音调陷波并暴露IM3音调功率的音调抑制模式之间进行切换。所提出的片上线性估计方法已通过实验验证。在建议的两种模式下测量的功率之间的比较揭示了滤波器线性度如何。拟议的基带链采用130纳米标准CMOS技术制造,占据了0.146毫米(2)的硅面积。测量结果显示,测试音调功率抑制了55 dB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号