首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >A (21150, 19050) GC-LDPC Decoder for NAND Flash Applications
【24h】

A (21150, 19050) GC-LDPC Decoder for NAND Flash Applications

机译:适用于NAND闪存应用的(21150,19050)GC-LDPC解码器

获取原文
获取原文并翻译 | 示例

摘要

In this paper, a (21150, 19050) globally-coupled low-density parity check (GC-LDPC) code designed for NAND flash memories is presented. The proposed LDPC code comprises three disjoint subcodes which can be decoded independently. This highly structural parity check matrix contributes to efficient decoder implementation and flexible decoding flow control. Moreover, a two-phase local/global decoding procedure optimized for the proposed GC-LDPC code is introduced. Scenarios of collaborative decoding that leverages the special code structures are discussed. In the proposed decoder architecture, the pipelined processing elements with scheduling are employed to reduce the critical path and decoding latency as well. Implemented in UMC 65 nm process, the post-layout simulation shows a maximum decoding throughput of 432 Gb/s with the chip area 3.376 mm(2).
机译:本文提出了一种为NAND闪存设计的(21150,19050)全局耦合低密度奇偶校验(GC-LDPC)代码。所提出的LDPC码包括可以独立解码的三个不相交的子码。这种高度结构化的奇偶校验矩阵有助于高效的解码器实现和灵活的解码流控制。此外,介绍了针对所提出的GC-LDPC码优化的两阶段本地/全局解码程序。讨论了利用特殊代码结构的协作解码方案。在提出的解码器体系结构中,具有调度的流水线处理元素也被用来减少关键路径和解码等待时间。在UMC 65 nm工艺中实施后布局仿真显示,芯片面积为3.376 mm(2),最大解码吞吐量为432 Gb / s。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号