首页> 外文期刊>IEE proceedings. Part E, Computers and digital techniques >Network-on-chip Architecture and Design Methods
【24h】

Network-on-chip Architecture and Design Methods

机译:片上网络架构和设计方法

获取原文
获取原文并翻译 | 示例

摘要

Performance and power of gigascale systems-on-chip (SoCs) is increasingly communication-dominated. Designers have to accommodate the communication needs of an increasing number of integrated cores while preserving overall system performance under tight power budgets. State-of-the-art SoC communication architectures start facing scalability as well as modularity limitations, and more advanced bus specifications are emerging to deal with these issuesat the expense of silicon area and complexity. Communication architecture evolutions mainly regard bus protocols (to better exploit available bandwidth) and bus topologies (to increase bandwidth). In the long run, more aggressive solutions are needed to overcome the scalability limitation, and networks-on-chip (NoCs) are currently viewed as a 'revolutionary' approach to provide a scalable, high performance and robust infrastructure for on-chip communication.The paper aims at surveying the evolution of the field, moving from SoC buses to forward-looking NoC research prototypes. The elements of continuity, as well as the key differences, will be captured, in an effort to extract general guiding principles in a fast-evolving domain.
机译:千兆级片上系统(SoC)的性能和功能越来越以通信为主导。设计人员必须适应越来越多的集成核的通信需求,同时在紧张的电源预算下保持整体系统性能。最先进的SoC通信体系结构开始面临可扩展性和模块化限制,并且出现了越来越先进的总线规范来解决这些问题,而这是以硅面积和复杂性为代价的。通信体系结构的发展主要考虑总线协议(以更好地利用可用带宽)和总线拓扑(以增加带宽)。从长远来看,需要更积极的解决方案来克服可扩展性的限制,并且片上网络(NoC)当前被视为一种“革命性”的方法,可为片上通信提供可扩展的,高性能和健壮的基础架构。本文旨在调查该领域的发展,从SoC总线到前瞻性的NoC研究原型。为了在快速发展的领域中提取一般指导原则,将捕获连续性的要素以及关键差异。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号