首页> 外文期刊>IBM Journal of Research and Development >Product-representative 'at speed' test structures for CMOS characterization
【24h】

Product-representative 'at speed' test structures for CMOS characterization

机译:具有产品代表性的“快速”测试结构,用于CMOS表征

获取原文
获取原文并翻译 | 示例
           

摘要

The design of product-representative test structures for measuring and characterizing CMOS circuit performance, power, and variability at speeds characteristic of present-day microprocessors is described. The current use of this set of test structures in the IBM partially depleted silicon-on-insulator CMOS technologies covers diagnostics in early process development, monitoring mature processes in manufacturing, enabling model-to-hardware correlation, and tracking product performance. The designs focus on measuring high-frequency performance early in the product fabrication cycle while minimizing test and data analysis time. The physical layouts are compact, facilitating placement in the chip. A subset of these test structures can be measured at the first metal level, while more complex designs use three or more metal layers. Most designs are compatible with standard in-line parametric test equipment, although a limited number of bench tests continue to play an important role. Differential measurement techniques are key to many of the test structure designs. Hardware data analysis also relies heavily on differencing schemes for relating MOSFET parameters and associated parasitic components to circuit delays in a self-consistent manner.
机译:描述了用于在当今微处理器的速度特性下测量和表征CMOS电路性能,功率和可变性的产品代表性测试结构的设计。 IBM在部分耗尽绝缘体上硅CMOS技术中使用的这组测试结构,包括早期过程开发中的诊断,监视制造中的成熟过程,实现模型与硬件的关联以及跟踪产品性能。设计的重点是在产品制造周期的早期测量高频性能,同时最大程度地减少测试和数据分析时间。物理布局紧凑,便于放置在芯片中。这些测试结构的子集可以在第一金属水平上进行测量,而更复杂的设计则使用三个或更多的金属层。大多数设计与标准的在线参数测试设备兼容,尽管数量有限的基准测试继续发挥重要作用。差分测量技术是许多测试结构设计的关键。硬件数据分析还严重依赖于差分方案,以自洽的方式将MOSFET参数和相关的寄生组件与电路延迟相关联。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号