首页> 外文期刊>Expert Systems with Application >Multi-objective optimization of analog integrated circuit placement hierarchy in absolute coordinates
【24h】

Multi-objective optimization of analog integrated circuit placement hierarchy in absolute coordinates

机译:绝对坐标中模拟集成电路布局层次结构的多目标优化

获取原文
获取原文并翻译 | 示例

摘要

In this paper, the concept of multi-objective optimization is introduced in the automation of the placement task in analog integrated circuits layout design. To bridge the difficulties found on state-of-the-art works on fulfilling proximity constraints, here, cells are organized into proximity groups which implement the desired set of symmetry and proximity requirements. Then, an innovative archived-based multi-objective simulated annealing algorithm, operating over an absolute representation, is proposed to optimize the placement of each proximity group. In contrast to traditional single-objective placement approaches, the resulting Pareto fronts of placements, representing the tradeoffs between the optimization objectives of each group, are combined, bottom-up, through the design hierarchy, until a final front is obtained. This way, the problem's complexity is reduced, and split over multiple executions of the optimization kernel with less design variables, and also, analog designer becomes aware of the design tradeoffs. The proposed multi-objective and hierarchical methodology was implemented, and, experimental results prove that previous efforts on single-objective absolute representations are no match for the obtained floorplans. Furthermore, the obtained Pareto fronts contain the solutions found with the most recent published topological representations for the well-known Microelectronics Center of North Carolina benchmark sets, and, allowed an improvement of placement area up to 23% on a previously optimized folded cascode operational amplifier for the United Microelectronics Corporation 0.13 gm fabrication process. (C) 2015 Elsevier Ltd. All rights reserved.
机译:本文将多目标优化的概念引入模拟集成电路布图设计中布局任务的自动化中。为了弥合在满足邻近约束方面的最新工作中发现的困难,此处,将单元组织为邻近组,以实现所需的一组对称性和邻近要求。然后,提出了一种创新的基于存档的多目标模拟退火算法,对绝对表示进行操作,以优化每个邻近组的位置。与传统的单目标放置方法相比,代表每个组的优化目标之间折衷的放置结果的帕累托前锋通过设计层次结构自下而上组合,直到获得最终的前锋。这样,降低了问题的复杂性,并以较少的设计变量将优化内核拆分为多个执行,并且模拟设计人员也意识到了设计的折衷。所提出的多目标和分层方法得以实施,实验结果证明,先前对单目标绝对表示的努力与所获得的平面图不符。此外,获得的Pareto前沿包含北卡罗来纳州著名的微电子学中心基准集的最新发表的拓扑表示中找到的解决方案,并且允许在先前优化的折叠共源共栅运算放大器上将放置面积提高多达23%。适用于联合微电子公司0.13 gm的制造工艺。 (C)2015 Elsevier Ltd.保留所有权利。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号