首页> 外文期刊>Engineering Computations >Monte-Carlo analysis of a new 6-T full-adder cell for power and propagation delay optimizations in 180 nm process
【24h】

Monte-Carlo analysis of a new 6-T full-adder cell for power and propagation delay optimizations in 180 nm process

机译:新型6-T全加法器单元的蒙特卡洛分析,可优化180 nm工艺中的功率和传输延迟

获取原文
获取原文并翻译 | 示例

摘要

Purpose - Demand and popularity of portable electronic devices are driving the designers to strive for higher speeds, long battery life and more reliable designs. Recently, an overwhelming interest has been seen in the problems of designing digital systems with low power at no performance penalty. Most of the very large-scale integration applications, such as digital signal processing, image processing, video processing and microprocessors, extensively use arithmetic operations. Binary addition is considered as the most crucial part of the arithmetic unit because all other arithmetic operations usually involve addition. Building low-power and high-performance adder cells are of great interest these days, and any modifications made to the full adder would affect the system as a whole. The full adder design has attracted many designer's attention in recent years, and its power reduction is one of the important apprehensions of the designers. This paper presents a 1-bit full adder by using as few as six transistors (6-Ts) per bit in its design. The paper aims to discuss these issues. Design/methodology/approach - The outcome of the proposed adder architectural design is based on micro-architectural specification. This is a textual description, and adder's schematic can accurately predict the performance, power, propagation delay and area of the design. It is designed with a combination of multiplexing control input (MCIT) and Boolean identities. The proposed design features lower operating voltage, higher computing speed and lower energy consumption due to the efficient operation of 6-T adder cell. The design adopts MCIT technique effectively to alleviate the threshold voltage loss problem commonly encountered in pass transistor logic design. Findings - The proposed adder circuit simulated results are used to verify the correctness and timing of each component. According to the design concepts, the simulated results are compared to the existing adders from the literature, and the significant improvements in the proposed adder are observed. Some of the drawbacks of the existing adder circuits from the literature are as follows: The Shannon theorem-based adder gives voltage swing restoration in sum circuit. Due to this problem, the Shannon circuit consumes high power and operates at low speed. The MUX-14T adder circuit is designed by using multiplexer concept which has a complex node in its design paradigm. The node drivability of input consumes high power to transmit the voltage level. The MCIT-7T adder circuit is designed by using MCIT technique, which consumes more power and leads to high power consumption in the circuit. The MUX-12T adder circuit is designed by MCIT technique. The carry circuit has buffering restoration unit, and its complement leads to high power dissipation and propagation delay. Originality/value - The new 6-T full adder circuit overcomes the drawbacks of the adders from the literature and successfully reduces area, power dissipation and propagation delay.
机译:目的-便携式电子设备的需求和普及促使设计师努力追求更高的速度,更长的电池寿命和更可靠的设计。近来,人们对设计低功耗且无性能损失的数字系统的问题表现出了极大的兴趣。大多数超大规模集成应用程序,例如数字信号处理,图像处理,视频处理和微处理器,都广泛使用算术运算。二进制加法被认为是算术单元中最关键的部分,因为所有其他算术运算通常都涉及加法。如今,构建低功耗和高性能加法器单元引起了人们的极大兴趣,对完整加法器进行的任何修改都会影响整个系统。完整的加法器设计近年来引起了许多设计师的关注,其功耗降低是设计师的重要忧虑之一。本文提出了一种1位全加法器,其设计中每位使用最少六个晶体管(6-T)。本文旨在讨论这些问题。设计/方法/方法-所提出的加法器体系结构设计的结果基于微体系结构规范。这是一个文本描述,加法器的原理图可以准确地预测设计的性能,功耗,传播延迟和面积。它的设计结合了多路控制输入(MCIT)和布尔标识。由于6-T加法器单元的有效运行,因此提出的设计具有较低的工作电压,较高的计算速度和较低的能耗。该设计有效地采用了MCIT技术,以缓解传输晶体管逻辑设计中经常遇到的阈值电压损耗问题。发现-建议的加法器电路仿真结果用于验证每个组件的正确性和时序。根据设计概念,将仿真结果与文献中现有的加法器进行比较,并观察到所提出的加法器的显着改进。现有文献中加法器电路的一些缺点如下:基于Shannon定理的加法器在求和电路中提供电压摆幅恢复。由于这个问题,香农电路消耗高功率并且以低速运行。 MUX-14T加法器电路采用多路复用器概念进行设计,该概念在其设计范例中具有一个复杂的节点。输入的节点可驱动性消耗高功率来传输电压电平。 MCIT-7T加法器电路是使用MCIT技术设计的,它消耗更多的功率并导致电路中的高功耗。 MUX-12T加法器电路是通过MCIT技术设计的。进位电路具有缓冲恢复单元,其补充导致高功耗和传播延迟。原创性/价值-新型6-T全加法器电路克服了文献中加法器的缺点,并成功地减小了面积,功耗和传播延迟。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号