...
首页> 外文期刊>Emerging Topics in Computing, IEEE Transactions on >A 3.3 Gbps CCSDS 123.0-B-1 Multispectral & Hyperspectral Image Compression Hardware Accelerator on a Space-Grade SRAM FPGA
【24h】

A 3.3 Gbps CCSDS 123.0-B-1 Multispectral & Hyperspectral Image Compression Hardware Accelerator on a Space-Grade SRAM FPGA

机译:3.3 Gbps CCSDS 123.0-B-1多光谱和高光谱图像压缩硬件加速器在空间级SRAM FPGA

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

The explosive growth of data volume from next generation high-resolution and high-speed hyperspectral remote sensing systems will compete with the limited on-board storage resources and bandwidth available for the transmission of data to ground stations making hyperspectral image compression a mission critical and challenging on-board payload data processing task. The Consultative Committee for Space Data Systems (CCSDS) has issued recommended standard CCSDS-123.0-B-1 for lossless multispectral and hyperspectral image compression. In this paper, a very high data-rate performance hardware accelerator is presented implementing the CCSDS-123.0-B-1 algorithm as an IP core targeting a space-grade FPGA. For the first time, the introduced architecture based on the principles of C-slow retiming, exploits the inherent task-level parallelism of the algorithm under BIP ordering and implements a reconfigurable fine-grained pipeline in critical feedback loops, achieving high throughput performance. The CCSDS-123.0-B-1 IP core achieves beyond the current state-of-the-art data-rate performance with a maximum throughput of 213 MSamples/s (3.3 Gbps @ 16-bits) using 11 percent of LUTs and 27 percent of BRAMs of the Virtex-5QV FPGA resources for a typical hyperspectral image, leveraging the full throughput of a single SpaceFibre lane. To the best of our knowledge, it is the fastest implementation of CCSDS-123.0-B-1 targeting a space-grade FPGA to date.
机译:来自下一代高分辨率和高速高光谱遥感系统的数据量的爆炸性增长将与有限的板载存储资源和带宽进行竞争,可用于将数据传输到地面站,使得高光谱图像压缩成为关键和具有挑战性的任务板载有效载荷数据处理任务。空间数据系统协商委员会(CCSDS)已发出推荐的标准CCSDS-123.0-B-1,用于无损多光谱和高光谱图像压缩。在本文中,提出了一种非常高的数据速率性能硬件加速器,以实现CCSDS-123.0-B-1算法作为针对空间级FPGA的IP核。首次,基于C-Slow Retiming的原理引入的架构,利用BIP排序下的算法的固有任务级并行性,并在关键反馈循环中实现可重新配置的细粒度管道,实现高吞吐量性能。 CCSDS-123.0-B-1 IP内核实现超出当前最先进的数据速率性能,最大吞吐量为213毫班/秒(3.3 Gbps @ 16位),使用11%的LUT和27%典型超光谱图像的Virtex-5QV FPGA资源的框,利用单个SpaceFibre Lane的完整吞吐量。据我们所知,它是迄今为止迄今为止的CCSDS-123.0-B-1的最快实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号