首页> 外文期刊>Emerging and Selected Topics in Circuits and Systems, IEEE Journal on >Three-Dimensional Dynamic Random Access Memories Using Through-Silicon-Vias
【24h】

Three-Dimensional Dynamic Random Access Memories Using Through-Silicon-Vias

机译:使用硅通孔的三维动态随机访问存储器

获取原文
获取原文并翻译 | 示例
           

摘要

This paper describes orthogonal scaling of dynamic-random-access-memories (DRAMs) using through-silicon-vias (TSVs). We review 3D DRAMs including DDR3, wide I/O mobile DRAM (WIDE I/O), and more recently, the hybrid-memory cube (HMC) and high-bandwidth memory (HBM) targeted for high-performance computing systems. We then cover embedded 3D DRAM for high-performance cache memories, reviewing an early cache prototype employing face-to-face 3D stacking which confirmed negligible performance and retention degradation using 32 nm server and ASIC embedded DRAM macros. A second cache system prototype based on POWER7 was developed to confirm feasibility of stacking μP and high density cache memory, with > 2 GHz operation. For test and assembly, a micro-electro-mechanical-system (MEMS) probe-card with an integrated active silicon chip, realized a 50 μm pitch micro-probing at-speed-active-test for known-good-die (KGD) sorting. Finally, oxide wafer bonding with Cu TSV demonstrated wafer-scale 3D integration, with TSV diameters as small as 1 μm. The paper concludes with comments on the challenges for future 3D DRAMs.
机译:本文介绍了使用硅通孔(TSV)对动态随机存取存储器(DRAM)进行正交缩放的方法。我们回顾了3D DRAM,包括DDR3,宽I / O移动DRAM(WIDE I / O),以及最近针对高性能计算系统的混合内存多维数据集(HMC)和高带宽内存(HBM)。然后,我们将介绍用于高性能缓存的嵌入式3D DRAM,并回顾了采用面对面3D堆栈的早期缓存原型,该原型通过使用32 nm服务器和ASIC嵌入式DRAM宏确认了性能和保留时间的下降。开发了基于POWER7的第二个高速缓存系统原型,以确认以> 2 GHz的频率堆叠μP和高密度高速缓存存储器的可行性。为了进行测试和组装,带有集成有源硅芯片的微机电系统(MEMS)探针卡实现了50μm节距的已知良芯(KGD)微探测全速有源测试排序。最后,采用Cu TSV的氧化物晶圆键合证明了晶圆级3D集成,TSV直径小至1μm。本文最后对未来3D DRAM的挑战发表了评论。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号