首页> 外文期刊>IEEE Transactions on Electron Devices >GaAs low-power integrated circuits for a high-speed digital signal processor
【24h】

GaAs low-power integrated circuits for a high-speed digital signal processor

机译:用于高速数字信号处理器的GaAs低功耗集成电路

获取原文
获取原文并翻译 | 示例

摘要

A high-speed 4-bit ALU, 4*4-bit multiplier, and 8*8-bit multiplier/accumulator have been implemented in low-power GaAs enhanced/depletion E/D direct-coupled FET logic (DCFL). Circuits are fabricated with a high-yield titanium tungsten nitride self-aligned gate MESFET process. The 4-bit ALU performs at up to 1.2 GHz with only 131-mW power dissipation. The multiplication time for the 4*4-bit array multiplier is 940 ps, which is the fastest multiplication time reported for any semiconductor technology. The 8*8-bit two's complement multiplier/accumulator uses 4278 FETs (1317 logic gates) and exhibits a multiplication time of 3.17 ns. the fastest yet reported for a multiplier of this type. Yield on the best wafer for the 4*4-bit and 8*8-bit circuits is 94 and 43%, respectively. A digital arithmetic subsystem has been demonstrated, consisting of the 8*8-bit multiplier/accumulator, two of the 4-bit ALUs, three logical multiplexers, and a logical demultiplexer. The subsystem performs arithmetic and logic functions required in signal processing at clock rates as high as 325 MHz.
机译:在低功耗GaAs增强/耗尽E / D直接耦合FET逻辑(DCFL)中实现了高速4位ALU,4 * 4位乘法器和8 * 8位乘法器/累加器。电路是用高产率的氮化钛钨自对准栅极MESFET工艺制造的。 4位ALU的最高工作频率为1.2 GHz,功耗仅为131mW。 4 * 4位阵列乘法器的乘法时间为940 ps,这是所有半导体技术中报告的最快的乘法时间。 8 * 8位二进制补码乘法器/累加器使用4278个FET(1317个逻辑门),乘法时间为3.17 ns。这种类型的乘法器是迄今最快的报告。对于4 * 4位和8 * 8位电路,最佳晶片的良率分别为94%和43%。已经演示了一个数字算术子系统,它由8 * 8位乘法器/累加器,两个4位ALU,三个逻辑多路复用器和一个逻辑多路分解器组成。子系统以高达325 MHz的时钟速率执行信号处理所需的算术和逻辑功能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号