首页> 外文期刊>IEEE Transactions on Electron Devices >A side-wall transfer-transistor cell (SWATT cell) for highly reliable multi-level NAND EEPROMs
【24h】

A side-wall transfer-transistor cell (SWATT cell) for highly reliable multi-level NAND EEPROMs

机译:侧壁传输晶体管单元(SWATT单元),用于高度可靠的多层NAND EEPROM

获取原文
获取原文并翻译 | 示例

摘要

A multi-level NAND Flash memory cell, using a new Side-WAll Transfer-Transistor (SWATT) structure, has been developed for a high performance and low bit cost Flash EEPROM. With the SWATT cell, a relatively wide threshold voltage (V/sub th/) distribution of about 1.1 V is sufficient for a 4-level memory cell in contrast to a narrow 0.6 V distribution that is required for a conventional 4-level NAND cell. The key technology that allows this wide V/sub th/ distribution is the Transfer Transistor which is located at the side wall of the Shallow Trench Isolation (STI) region and is connected in parallel with the floating gate transistor. During read, the Transfer Transistors of the unselected cells (connected in series with the selected cell) function as pass transistors. So, even if the V/sub th/ of the unselected floating gate transistor is higher than the control gate voltage, the unselected cell will be in the ON state. As a result, the V/sub th/ distribution of the floating gate transistor can be wider and the programming can be faster because the number of program/verify cycles can be reduced. Furthermore, the SWATT cell results in a very small cell size of 0.57 /spl mu/m/sup 2/ for a 0.35 /spl mu/m rule. Thus, the SWATT cell combines a small cell size with a multi-level scheme to realize a very low bit cost. This paper describes the process technology and the device performance of the SWATT cell, which can be used to realize NAND EEPROM's of 512 Mbit and beyond.
机译:已经开发出一种采用新型侧墙传输晶体管(SWATT)结构的多层NAND闪存单元,用于高性能和低成本的闪存EEPROM。对于SWATT单元,与传统的4级NAND单元所需的0.6V窄分布相比,对于4级存储器单元而言,大约1.1V的相对宽的阈值电压(V / sub /)分布就足够了。 。允许这种宽V / sub /分布的关键技术是转移晶体管,该晶体管位于浅沟槽隔离(STI)区域的侧壁,并与浮栅晶体管并联。在读取期间,未选定单元(与选定单元串联连接)的传输晶体管用作传输晶体管。因此,即使未选择的浮栅晶体管的V / sub /高于控制栅极电压,未选择的单元也将处于导通状态。结果,因为可以减少编程/验证周期的数量,所以浮栅晶体管的V / sub /分布可以更宽并且编程可以更快。此外,对于0.35 / spl mu / m的规则,SWATT单元会导致0.57 / spl mu / m / sup 2 /的非常小的单元大小。因此,SWATT单元将小单元尺寸与多级方案相结合以实现非常低的比特成本。本文介绍了SWATT单元的工艺技术和器件性能,可用于实现512 Mbit及更高的NAND EEPROM。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号