首页> 外文期刊>IEEE Transactions on Electron Devices >A 6-F{sup}2 Bit Cell Design Based on One Transistor and Two Uneven Magnetic Tunnel Junctions Structure and Low Power Design for MRAM
【24h】

A 6-F{sup}2 Bit Cell Design Based on One Transistor and Two Uneven Magnetic Tunnel Junctions Structure and Low Power Design for MRAM

机译:基于一个晶体管和两个不平坦磁隧道结结构的6-F {sup} 2位单元设计和低功耗MRAM设计

获取原文
获取原文并翻译 | 示例

摘要

Novel cell structures based on one transistor and two uneven magnetic tunnel junction cell and pillar write word line architecture are proposed to shrink the bit size with a potential down to 6 F{sup}2 by a so-called extended via process, and to reduce the writing current by a factor of 2, combined with the nature of nonvolatility and high speed, making the magnetoresistive random access memory suitable for universal memory applications.
机译:提出了一种基于一个晶体管和两个不平整的磁性隧道结单元以及柱写字线架构的新型单元结构,以通过所谓的扩展过孔工艺将位尺寸缩小到6 F {sup} 2,写入电流的2倍,加上非易失性和高速度的特性,使得磁阻随机存取存储器适合通用存储应用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号