首页> 外文期刊>Electron Devices, IEEE Transactions on >High-Performance Double-Channel Poly-Silicon Thin-Film Transistor With Raised Drain and Reduced Drain Electric Field Structures
【24h】

High-Performance Double-Channel Poly-Silicon Thin-Film Transistor With Raised Drain and Reduced Drain Electric Field Structures

机译:具有高漏极和低漏极电场结构的高性能双通道多晶硅薄膜晶体管

获取原文
获取原文并翻译 | 示例

摘要

In this paper, a high-performance single-gate double-channel polycrystalline-silicon thin-film transistor (DCTFT) is proposed and experimentally demonstrated for the first time. Two thin channels, accompanied with a raised source/drain (S/D) area, an offset structure, a drain field plate, and a field-induced drain region, are used in this device, allowing a lower S/D resistance and a better device performance. Our experimental results show that the on-current of the DCTFT is higher than that of the conventional structure, and the leakage current is greatly reduced simultaneously. In addition, the device stability, such as threshold voltage shift and drain on-current degradation under a high gate bias, is also improved by the design of two channels and the reduced drain electric field structures. The lower drain electric field of the DCTFT is also beneficial to scaling down the device for a better performance.
机译:本文提出了一种高性能的单栅双通道多晶硅薄膜晶体管(DCTFT),并首次进行了实验验证。在该器件中使用了两个细通道,并带有升高的源极/漏极(S / D)面积,偏置结构,漏极场板和场致漏极区,从而降低了S / D电阻并减小了噪声。更好的设备性能。我们的实验结果表明,DCTFT的导通电流高于常规结构,同时漏电流大大降低。另外,通过两个通道的设计和减少的漏极电场结构,还提高了器件的稳定性,例如阈值电压漂移和高栅极偏置下的漏极导通电流降低。 DCTFT的较低漏极电场也有利于缩小器件尺寸,以获得更好的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号