首页> 外文期刊>IEEE Transactions on Electron Devices >Selective Device Structure Scaling and Parasitics Engineering: A Way to Extend the Technology Roadmap
【24h】

Selective Device Structure Scaling and Parasitics Engineering: A Way to Extend the Technology Roadmap

机译:选择性器件结构扩展和寄生工程:扩展技术路线图的一种方法

获取原文
获取原文并翻译 | 示例

摘要

We propose a path for extending the technology roadmap when currently considered technology boosters (e.g., strain, high-$kappa$/metal gate) reach their limits and physical gate length can no longer be effectively scaled down. By judiciously engineering the device parasitic resistance and parasitic capacitance, and considering the impact of the interconnect wiring capacitance, we propose scenarios of selective device structure scaling that will enable technology scaling and contacted gate pitch scaling for several generations beyond the currently perceived limits.
机译:当当前考虑的技术助推器(例如,应变,高kappa $ /金属门)达到其极限并且物理门长度不再能有效缩小时,我们提出了一条扩展技术路线图的途径。通过明智地设计器件的寄生电阻和寄生电容,并考虑互连布线电容的影响,我们提出了选择性器件结构缩放的方案,该方案将使技术缩放和接触栅间距缩放能够超越当前的感知极限持续几代。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号