首页> 外文期刊>Electron Devices, IEEE Transactions on >Advanced DC-SF Cell Technology for 3-D NAND Flash
【24h】

Advanced DC-SF Cell Technology for 3-D NAND Flash

机译:用于3-D NAND闪存的高级DC-SF单元技术

获取原文
获取原文并翻译 | 示例

摘要

Advanced dual control gate with surrounding floating gate (DC-SF) cell process and operation schemes are successfully developed for 3-D nand flash memories. To improve performance and reliability of DC-SF cell, new metal control gate last (MCGL) process is developed. The MCGL process can realize a low resistive tungsten (W) metal wordline, a low damage on tunnel oxide/inter-poly dielectric (IPD), and a preferable floating gate (FG) shape. Also, new read and program operation schemes are developed. In the new read operation, the higher and lower Vpass-read are alternately applied to unselected control gates to compensate lowering FG potential to be a pass transistor. In the new program scheme, the optimized Vpass are applied to neighbor WL of selected WL to prevent program disturb and charge loss through IPD. Thus, by using the MCGL process and new read/program schemes, the high performance and reliability of the DC-SF cell can be realized for 3-D nand flash memories.
机译:具有环绕浮栅(DC-SF)单元工艺和操作方案的高级双控制栅已成功开发用于3-D nand闪存。为了提高DC-SF电池的性能和可靠性,开发了新的金属控制栅最后(MCGL)工艺。 MCGL工艺可以实现低电阻的钨(W)金属字线,对隧道氧化物/多晶硅间电介质(IPD)的低破坏以及理想的浮栅(FG)形状。此外,还开发了新的读取和程序操作方案。在新的读取操作中,将较高和较低的Vpass-read交替施加到未选择的控制栅极,以补偿降低的FG电位,使其成为传输晶体管。在新的编程方案中,将优化的Vpass应用于选定WL的相邻WL,以防止编程干扰和通过IPD造成的电荷损失。因此,通过使用MCGL工艺和新的读取/编程方案,可以为3-D与非闪存实现DC-SF单元的高性能和可靠性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号