首页> 外文期刊>IEEE Transactions on Electron Devices >Modeling the Impact of Random Grain Boundary Traps on the Electrical Behavior of Vertical Gate 3-D NAND Flash Memory Devices
【24h】

Modeling the Impact of Random Grain Boundary Traps on the Electrical Behavior of Vertical Gate 3-D NAND Flash Memory Devices

机译:建模随机晶粒边界陷阱对垂直门3D NAND闪存器件电行为的影响

获取原文
获取原文并翻译 | 示例

摘要

The 3-D stacking of multiple layers of NAND using thin-film transistor (TFT) devices is widely accepted as the next step in continuing NAND Flash scaling. Low mobility and reliability problems are two well-known concerns regarding TFT devices. However, another important implication of using TFT devices is that the Vt variation induced by randomly distributed grain boundaries degrades the array performance. In this paper, an extensive TCAD simulation was conducted to systematically investigate how grain boundary generated traps affect NAND Flash devices. Minimizing the density of grain boundary traps is crucial for array performance. In addition, optimal gate control ability reduces the impact of grain boundaries. Thus, using double gate architecture in vertical gate 3-D NAND is favorable. Furthermore, when pitch is scaled in the future, device exhibiting smaller channel thickness should be used to increase the gate control.
机译:使用薄膜晶体管(TFT)器件对NAND进行多层3-D堆叠是继续进行NAND Flash缩放的下一步。低移动性和可靠性问题是与TFT设备有关的两个众所周知的问题。但是,使用TFT器件的另一个重要含义是,由随机分布的晶界引起的Vt变化会降低阵列性能。在本文中,进行了广泛的TCAD仿真,以系统地研究晶界产生的陷阱如何影响NAND闪存器件。最小化晶界陷阱的密度对于阵列性能至关重要。此外,最佳的浇口控制能力可减少晶界的影响。因此,在垂直栅极3-D NAND中使用双栅极架构是有利的。此外,在将来按比例缩小间距时,应使用具有较小沟道厚度的器件来增加栅极控制。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号