首页> 外文期刊>Electron Devices, IEEE Transactions on >Steep Switching Hybrid Phase Transition FETs (Hyper-FET) for Low Power Applications: A Device-Circuit Co-design Perspective—Part II
【24h】

Steep Switching Hybrid Phase Transition FETs (Hyper-FET) for Low Power Applications: A Device-Circuit Co-design Perspective—Part II

机译:适用于低功率应用的陡峭开关混合相变FET(Hyper-FET):器件-电路协同设计的观点-第二部分

获取原文
获取原文并翻译 | 示例

摘要

Hyper-FET, an emerging device with unconventional characteristics, exhibits sub-kT/q switching and can attain higher ON current ( ION ) than standard FinFETs with matched OFF current ( IOFF ). In continuation to the insights on the device level design methodology conveyed in part I [1], here we analyze the circuit implications of the unique characteristics of Hyper-FETs, such as hysteresis and abrupt switching. We provide a comprehensive discussion on the design of Hyper-FET-based circuit primitives, such as inverter, NOR and NAND gates. We emphasize on tailoring the hysteresis to avoid functional failure in logic circuits and deduce the correspondence between hysteresis observed in the device and circuit characteristics. To complement the device level constraints presented in part I, here we present additional stringencies for material parameters to aid in designing Hyper-FET-based logic gates with regenerative property and rail-to-railswing. Our analysis indicates that, at low VDD (<0.3 V), properly designed Hyper-FET-based inverters can exhibit 25%–68% less energy at iso-delay (compared with FinFET-based CMOS inverters). We also provide targets for future material exploration.
机译:Hyper-FET是一种具有非常规特性的新兴器件,具有低于kT / q的开关性能,并且比具有匹配OFF电流(IOFF)的标准FinFET可获得更高的ON电流(ION)。在第一部分[1]中传达的有关器件级设计方法的见解的基础上,这里我们分析了Hyper-FET的独特特性(例如磁滞和突变)对电路的影响。我们对基于Hyper-FET的电路原语(例如反相器,NOR和NAND门)的设计进行了全面讨论。我们着重于调整磁滞以避免逻辑电路中的功能故障,并推断出器件中观察到的磁滞与电路特性之间的对应关系。为了补充第一部分中提到的器件级约束,在这里,我们介绍了附加的材料参数严格性,以帮助设计具有再生特性和轨至轨摆动的基于Hyper-FET的逻辑门。我们的分析表明,在低VDD(<0.3 V)的情况下,经过适当设计的基于Hyper-FET的反相器在等时延时的能耗可降低25%–68%(与基于FinFET的CMOS反相器相比)。我们还提供了未来材料探索的目标。

著录项

  • 来源
    《Electron Devices, IEEE Transactions on》 |2017年第3期|1358-1365|共8页
  • 作者单位

    School of Electrical Engineering and Computer Science, The Pennsylvania State University, University Park, PA, USA;

    Department of Electrical Engineering, University of Notre Dame, Notre Dame, IN, USA;

    School of Electrical Engineering and Computer Science, The Pennsylvania State University, University Park, PA, USA;

    School of Electrical Engineering and Computer Science, The Pennsylvania State University, University Park, PA, USA;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    Inverters; Hysteresis; Switches; FinFETs; Resistance; Standards;

    机译:逆变器;磁滞;开关;FinFET;电阻;标准;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号