首页> 外文期刊>IEEE Electron Device Letters >A sublithographic antifuse structure for field-programmable gate array applications
【24h】

A sublithographic antifuse structure for field-programmable gate array applications

机译:用于现场可编程门阵列应用的亚光刻反熔丝结构

获取原文
获取原文并翻译 | 示例

摘要

The authors demonstrate an antifuse structure with a cell area of 0.2*0.2 mu m/sup 2/ which is fabricated by using the vertical sidewall of a polysilicon interconnect layer and two-mask patterning and etching steps. The antifuse is constructed in such a way that its vertical dimension is determined by the thickness of the polysilicon layer, and its horizontal dimension is determined by two-mask patterning and etching steps. For a conventional contact-hole type of structure, a 0.2- mu m lithographic capability would be required to achieve the same antifuse cell size. It is also demonstrated that the time-dependent dielectric breakdown (TDDB) reliability of this sidewall antifuse is as good as that of a conventional planar contact-hole antifuse.
机译:这组作者展示了一种反熔丝结构,其单元面积为0.2 * 0.2μm / sup 2 /,是通过使用多晶硅互连层的垂直侧壁以及两次掩模图形化和蚀刻步骤制成的。构造反熔丝,使得其垂直尺寸由多晶硅层的厚度确定,其水平尺寸由两个掩模的图案化和蚀刻步骤确定。对于常规的接触孔类型的结构,将需要0.2微米的光刻能力以实现相同的反熔丝单元尺寸。还证明了该侧壁反熔丝的时间依赖性介电击穿(TDDB)可靠性与常规平面接触孔反熔丝的可靠性一样好。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号