首页> 外文期刊>Electron Device Letters, IEEE >Junctionless Vertical-Si-Nanowire-Channel-Based SONOS Memory With 2-Bit Storage per Cell
【24h】

Junctionless Vertical-Si-Nanowire-Channel-Based SONOS Memory With 2-Bit Storage per Cell

机译:每单元2位存储的基于无结垂直硅纳米线通道的SONOS存储器

获取原文
获取原文并翻译 | 示例
           

摘要

This letter reports on a junctionless silicon/oxideitride/oxide/silicon memory realized on vertical-Sinanowire gate-all-around structures with two physical storage nodes per cell. Two physical bits per cell are electrically evaluated by studying the second bit effect and the program/erase speeds, endurance, and retention. The relaxed channel length limitation due to the vertical structure provides more tolerance to overcome the scaling-related reliability issues. In addition, the absence of junctions reduces the process complexity and cost, thus making this device more manufacturable with a very low thermal budget.
机译:这封信报道了在垂直Sinanowire全方位栅结构上实现的无结硅/氧化物/氮化物/氧化物/硅存储器,每个单元具有两个物理存储节点。通过研究第二位效应以及编程/擦除速度,耐力和保留力,可以对每个单元的两个物理位进行电气评估。由于垂直结构而导致的宽松的通道长度限制提供了更大的容忍度,以克服与缩放相关的可靠性问题。另外,不存在结会降低工艺复杂性和成本,从而使该器件的制造工艺成本非常低。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号