首页> 外文期刊>IEICE Electronics Express >Design of low-power clock generator synchronized with AC power for adiabatic dynamic CMOS logic
【24h】

Design of low-power clock generator synchronized with AC power for adiabatic dynamic CMOS logic

机译:绝热动态CMOS逻辑与交流电源同步的低功耗时钟发生器的设计

获取原文
           

摘要

References(10) To reduce the power dissipation in conventional CMOS logic and to maintain adiabatic charging and discharging with low power for the adiabatic dynamic CMOS logic (ADCL), the clock signal of logic circuits should be synchronized with the AC power source. In this paper, the low-power clock generator synchronized with the AC power signal is proposed for ADCL system. From the simulation result, summation of power consumption of the designed wave shaping circuit (WSC) and asymmetry duty ratio divider (ADD) was estimated with approximately 1.197μW and 58.1μW at 3kHz and 10MHz, respectively.
机译:参考文献(10)为了减少常规CMOS逻辑的功耗并维持绝热动态CMOS逻辑(ADCL)的低功率绝热充电和放电,逻辑电路的时钟信号应与交流电源同步。本文提出了一种与交流电源信号同步的低功耗时钟发生器,用于ADCL系统。根据仿真结果,在3kHz和10MHz时,设计波形整形电路(WSC)和不对称占空比分频器(ADD)的功耗总和分别约为1.197μW和58.1μW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号