首页> 外文期刊>Journal of Low Power Electronics >Design and Analysis of Clocked CMOS Differential Adiabatic Logic (CCDAL) for Low Power
【24h】

Design and Analysis of Clocked CMOS Differential Adiabatic Logic (CCDAL) for Low Power

机译:低功率时钟CMOS差分绝热逻辑(CCDAL)的设计与分析

获取原文
获取原文并翻译 | 示例
       

摘要

This paper presents the design and evaluation of the proposed Clocked CMOS Differential Adiabatic Logic (CCDAL), a two-phase clock operated charge recovery logic. The evaluation of the logic is made through implementation of an 8-bit Carry Save multiplier circuit operated using twocomplementary sinusoidal power clock signals. The proposed logic circuit inherits all the advantages of Clocked CMOS Adiabatic Logic (CCAL) and further exhibits improved drivability and circuit robustness resulting in higher frequency performance even while operating at low power. The adiabaticmultiplier has been verified upto a maximum operating frequency of 500 MHz. Extensive simulations support the claim that proposed multiplier is energy efficient at high frequencies compared to other two-phase adiabatic counterparts, namely, Quasi Static Energy Recovery Logic (QSERL) and Two-phaseAdiabatic Dynamic Logic (2PADL) and Clocked CMOS Adiabatic Logic (CAL). The multiplier is designed using 180 nm technology library and simulations are carried out using industry standard Cadence? Virtuoso tool.
机译:本文介绍了所提出的时钟CMOS差分绝热逻辑(CCDAL)的设计和评估,这是一个两相时钟操作充电回收逻辑。通过使用双倍正弦功率时钟信号操作的8位携带保存乘数电路的实现来进行逻辑的评估。所提出的逻辑电路继承了时钟CMOS绝热逻辑(CCAL)的所有优点,并进一步展示了改进的驾驶性和电路稳健性,即使在低功率下运行时也导致更高的频率性能。绝热倍增倍数已验证最大工作频率为500 MHz。广泛的模拟支持,与其他两相绝热对应物相比,所提出的乘法器在高频上的能量有效,即准静态能量回收逻辑(QSERL)和二相粘性动态逻辑(2PADL)和时钟CMOS绝热逻辑(CAL)的升值。乘法器使用180 nm技术库设计,使用行业标准节奏进行模拟? Virtuoso工具。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号