首页> 外文期刊>IEEE Transactions on Consumer Electronics >A novel coefficient ordering based low power pipelined radix-4 FFT processor for wireless LAN applications
【24h】

A novel coefficient ordering based low power pipelined radix-4 FFT processor for wireless LAN applications

机译:一种基于系数排序的新型低功耗流水线基数4 FFT处理器,用于无线局域网应用

获取原文
获取原文并翻译 | 示例

摘要

The FFT processor is a critical block in all multicarrier systems used primarily in the mobile environment. The portability requirement of these systems is mainly responsible for the need of low power FFT architectures. This paper proposes a technique to reduce the power consumption of a popular low power radix-4 pipelined FFT processor by modifying its operation sequence. The complex multiplier is one of the most power consuming blocks in the FFT processor. The switching activity at its fixed coefficient input, and hence its power consumption, can be drastically reduced by coefficient ordering. Coefficient ordering requires a novel commutator architecture which can handle the corresponding data sequencing as per new coefficient ordering. The resulting power saving is around 23% and 9%, respectively, for the 16-point and 64-point radix-4 pipelined FFT processor. This approach is very attractive for orthogonal frequency division multiplexing (OFDM) based wireless LAN (IEEE 802.11) requiring short FFTs but it can also be applied to the penultimate stage of longer FFTs used in digital audio and video broadcasting.
机译:在主要用于移动环境的所有多载波系统中,FFT处理器都是至关重要的模块。这些系统的可移植性要求主要是对低功耗FFT架构的需求。本文提出了一种通过修改其工作序列来降低流行的低功耗radix-4流水线FFT处理器的功耗的技术。复数乘法器是FFT处理器中最耗电的模块之一。通过固定的系数顺序,可以大幅度降低固定系数输入处的开关活动,从而降低功耗。系数排序需要一种新颖的换向器架构,该架构可以按照新的系数排序处理相应的数据排序。对于16点和64点的radix-4流水线FFT处理器,分别节省的功率分别约为23%和9%。对于需要短FFT的基于正交频分复用(OFDM)的无线LAN(IEEE 802.11),这种方法非常有吸引力,但是它也可以应用于数字音频和视频广播中使用的较长FFT的倒数第二级。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号