首页> 外文期刊>IEEE Transactions on Consumer Electronics >A 20-Gb/s Receiver Bridge Chip With Auto-Skew Calibration for MIPI D-PHY Interface
【24h】

A 20-Gb/s Receiver Bridge Chip With Auto-Skew Calibration for MIPI D-PHY Interface

机译:具有自动斜度校准功能的20 Gb / s接收器桥接芯片,用于MIPI D-PHY接口

获取原文
获取原文并翻译 | 示例

摘要

A 20-Gbps receiver bridge chip featuring auto-skew calibration and continuous-time linear equalization is proposed to support the mobile industry processor interface D-PHY version 2.0 specification with four data lanes and one clock lane. The proposed receiver bridge chip performs byte synchronization and 1-to-8 deserialization for converting high-speed scalable low-voltage signals into low-speed low-voltage complementary metal-oxide semiconductor signals. The proposed auto-skew calibration has a simple architecture and is insensitive to dynamic noise owing to the use of the multiple bits supplied from the deserializer as a result of the phase detector for the skew calibration. It is performed via a four-step sequential process to use the minimum time delay. The proposed receiver bridge chip is implemented using a 0.11 mu m CMOS process with a 1.2 V supply. The measured peak-to-peak time jitter of the signal recovered using the proposed receiver is 50 ps at a data rate of 5.0 Gbps/lane on a printed circuit board FR-4 10 inch channel. The proposed skew calibration reduces the time skew among the four data lanes and one clock lane to less than 10 ps.
机译:提出了一种具有自动偏斜校准和连续时间线性均衡功能的20 Gbps接收器桥接芯片,以支持具有四个数据通道和一个时钟通道的移动行业处理器接口D-PHY 2.0版规范。拟议中的接收器桥接芯片执行字节同步和1到8反序列化,以将高速可扩展低压信号转换为低速低压互补金属氧化物半导体信号。所提出的自动偏斜校准具有简单的架构,并且由于将由解串器提供的多个比特用作偏斜校准的相位检测器而对动态噪声不敏感。它通过四步顺序过程执行,以使用最小时间延迟。拟议的接收器桥接芯片是采用0.11μmCMOS工艺和1.2 V电源实现的。在10英寸印刷电路板FR-4上,使用建议的接收器恢复的信号的测量峰峰值时间抖动为50 ps,数据速率为5.0 Gbps /通道。拟议的偏斜校准可将四个数据通道和一个时钟通道之间的时间偏斜降低到小于10 ps。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号