首页> 外文OA文献 >Design and characterization of downconversion mixers and the on-chip calibration techniques for monolithic direct conversion radio receivers
【2h】

Design and characterization of downconversion mixers and the on-chip calibration techniques for monolithic direct conversion radio receivers

机译:单片直接转换无线电接收机的下变频混频器的设计和表征以及片上校准技术

摘要

This thesis consists of eight publications and an overview of the research topic, which is also a summary of the work. The research described in this thesis is focused on the design of downconversion mixers and direct conversion radio receivers for UTRA/FDD WCDMA and GSM standards. The main interest of the work is in the 1-3 GHz frequency range and in the Silicon and Silicon-Germanium BiCMOS technologies. The RF front-end, and especially the mixer, limits the performance of direct conversion architecture. The most stringent problems are involved in the second-order distortion in mixers to which special attention has been given. The work introduces calibration techniques to overcome these problems. Some design considerations for front-end radio receivers are also given through a mixer-centric approach.The work summarizes the design of several downconversion mixers. Three of the implemented mixers are integrated as the downconversion stages of larger direct conversion receiver chips. One is realized together with the LNA as an RF front-end. Also, some stand-alone structures have been characterized. Two of the mixers that are integrated together with whole analog receivers include calibration structures to improve the second-order intermodulation rejection. A theoretical mismatch analysis of the second-order distortion in the mixers is also presented in this thesis. It gives a comprehensive illustration of the second-order distortion in mixers. It also gives the relationships between the dc-offsets and high IIP2. In addition, circuit and layout techniques to improve the LO-to-RF isolation are discussed.The presented work provides insight into how the mixer immunity against the second-order distortion can be improved. The implemented calibration structures show promising performance. On the basis of these results, several methods of detecting the distortion on-chip and the possibilities of integrating the automatic on-chip calibration procedures to produce a repeatable and well-predictable receiver IIP2 are presented.
机译:本论文由八篇出版物组成,并对研究主题进行了概述,这也是本文的摘要。本文所描述的研究集中于针对UTRA / FDD WCDMA和GSM标准的下变频混频器和直接转换无线电接收机的设计。这项工作的主要兴趣在于1-3 GHz频率范围以及硅和硅锗BiCMOS技术。 RF前端,尤其是混频器,限制了直接转换架构的性能。最严格的问题涉及混频器的二阶失真,对此已给予特别关注。这项工作引入了校准技术来克服这些问题。还通过以混频器为中心的方法给出了前端无线电接收器的一些设计注意事项。该工作总结了几种下变频混频器的设计。已集成的三个混频器被集成为较大的直接转换接收器芯片的下变频级。一个与LNA一起实现为RF前端。同样,一些独立的结构已经被表征。与整个模拟接收器集成在一起的两个混频器均包含校准结构,以改善二阶互调抑制。本文还提出了混频器中二阶失真的理论失配分析。它给出了混频器中二阶失真的综合说明。它还给出了直流偏移和高IIP2之间的关系。此外,还讨论了改善LO至RF隔离的电路和布局技术。本文提出的工作为如何提高混频器抗二阶失真的能力提供了见解。实施的校准结构显示出良好的性能。根据这些结果,提出了几种检测片上失真的方法以及集成自动片上校准程序以产生可重复且可预测的接收机IIP2的可能性。

著录项

  • 作者

    Kivekäs Kalle;

  • 作者单位
  • 年度 2002
  • 总页数
  • 原文格式 PDF
  • 正文语种 en
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号