首页> 外文期刊>IEEE Transactions on Computers >An approach for detecting multiple faulty FPGA logic blocks
【24h】

An approach for detecting multiple faulty FPGA logic blocks

机译:一种检测多个故障FPGA逻辑块的方法

获取原文
获取原文并翻译 | 示例

摘要

An approach is proposed to test FPGA logic blocks, including part of the configuration memories used to control them. The proposed AND tree and OR tree-based testing structure is simple and the conditions for constant testability can easily be satisfied. Test generation for only a single logic block is sufficient. We do not assume any particular fault model. Any number of faulty blocks in the chip can be detected. Members of the Xilinx XC3000, XC4000, and XC5200 families were studied. The proposed AND/OR approach was found to reduce the number of FPGA reprogrammings needed for testing by up to a factor of seven versus direct methods of multiple faulty block detection.
机译:提出了一种方法来测试FPGA逻辑块,包括用于控制它们的部分配置存储器。提出的基于AND树和基于OR树的测试结构简单,并且易于满足恒定可测试性的条件。仅针对单个逻辑块的测试生成就足够了。我们不假设任何特定的故障模型。可以检测到芯片中任何数量的故障块。对Xilinx XC3000,XC4000和XC5200系列的成员进行了研究。与多重故障块检测的直接方法相比,发现拟议的AND / OR方法可将测试所需的FPGA重编程次数减少多达七倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号