首页> 外文期刊>IEEE Transactions on Computers >Architectures and VLSI implementations of the AES-Proposal Rijndael
【24h】

Architectures and VLSI implementations of the AES-Proposal Rijndael

机译:AES提案Rijndael的体系结构和VLSI实现

获取原文
获取原文并翻译 | 示例

摘要

Two architectures and VLSI implementations of the AES Proposal, Rijndael, are presented in this paper. These alternative architectures are operated both for encryption and decryption process. They reduce the required hardware resources and achieve high-speed performance. Their design philosophy is completely different. The first uses feedback logic and reaches a throughput value equal to 259 Mbit/sec. It performs efficiently in applications with low covered area resources. The second architecture is optimized for high-speed performance using pipelined technique. Its throughput can reach 3.65 Gbit/sec.
机译:本文介绍了AES提案Rijndael的两种体系结构和VLSI实现。这些替代体系结构都用于加密和解密过程。它们减少了所需的硬件资源并实现了高速性能。他们的设计理念完全不同。第一种使用反馈逻辑,并达到等于259 Mbit / sec的吞吐量值。它在占地面积少的应用程序中有效执行。使用流水线技术为高速性能优化了第二个体系结构。它的吞吐量可以达到3.65 Gbit /秒。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号