首页> 外文期刊>IEEE Transactions on Computers >An Instruction Throughput Model of Superscalar Processors
【24h】

An Instruction Throughput Model of Superscalar Processors

机译:超标量处理器的指令吞吐量模型

获取原文
获取原文并翻译 | 示例

摘要

Advances in semiconductor technology enable larger processor design spaces, leading to increasingly complex systems. At an initial stage, designers must evaluate many architecture design points to achieve a suitable design. Currently, most architecture exploration is performed using cycle accurate simulators. Although accurate, these tools are slow, thus limiting a comprehensive design search. The vast design space of today''s complex processors and time to market economic pressures motivate the need for faster architectural evaluation methods. This paper presents a superscalar processor performance model that enables rapid exploration of the architecture design space for superscalar processors. It supplements current design tools by quickly identifying promising areas for more thorough and time consuming exploration with traditional tools. The model estimates the instruction throughput of a superscalar processor based on early architectural design parameters and application properties. It has been validated with the SimpleScalar out-of-order simulator. The core of the model, which executes 1.6 million times faster, produces instruction throughput estimates that are with within 5.5 percent of the corresponding SimpleScalar values.
机译:半导体技术的进步使处理器设计空间更大,从而导致系统日益复杂。在初始阶段,设计人员必须评估许多体系结构设计要点才能实现合适的设计。当前,大多数架构探索是使用周期精确模拟器执行的。这些工具虽然准确,但速度较慢,因此限制了全面的设计搜索。当今复杂的处理器的巨大设计空间和上市时间带来的经济压力促使人们需要更快的体系结构评估方法。本文提出了一种超标量处理器性能模型,该模型可以快速探索超标量处理器的体系结构设计空间。它通过快速确定有希望的领域来补充当前的设计工具,以便使用传统工具进行更彻底和更耗时的探索。该模型基于早期的架构设计参数和应用程序属性来估计超标量处理器的指令吞吐量。已通过SimpleScalar乱序模拟器进行了验证。该模型的核心执行速度提高了160万倍,产生的指令吞吐量估计值在相应SimpleScalar值的5.5%之内。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号