首页> 外文期刊>Computer architecture news >Dynamic Reduction of Voltage Margins by Leveraging On-chip ECC in Itanium II Processors
【24h】

Dynamic Reduction of Voltage Margins by Leveraging On-chip ECC in Itanium II Processors

机译:通过利用Itanium II处理器中的片上ECC动态降低电压裕量

获取原文
获取原文并翻译 | 示例

摘要

Lowering supply voltage is one of the most effective approaches for improving the energy efficiency of microprocessors. Unfortunately, technology limitations, such as process variability and circuit aging, are forcing microprocessor designers to add larger voltage guardbands to their chips. This makes supply voltage increasingly difficult to scale with technology. This paper presents a new mechanism for dynamically reducing voltage margins while maintaining the chip operating frequency constant. Unlike previous approaches that rely on special hardware to detect and recover from timing violations caused by low-voltage execution, our solution is firmware-based and does not require additional hardware. Instead, it relies on error correction mechanisms already built into modern processors. The system dynamically reduces voltage margins and uses correctable error reports raised by the hardware to identify the lowest, safe operating voltage. The solution adapts to core-to-core variability by tailoring supply voltage to each core's safe operating level. In addition, it exploits variability in workload vulnerability to low voltage execution. The system was prototyped on an HP Integrity Server that uses Intel's Itanium 9560 processors. Evaluation using SPECjbb2005 and SPEC CPU2000 workloads shows core power savings ranging from 18% to 23%, with minimal performance impact.
机译:降低电源电压是提高微处理器能效的最有效方法之一。不幸的是,诸如工艺可变性和电路老化之类的技术限制正迫使微处理器设计人员在其芯片上增加更大的电压保护带。这使得电源电压越来越难以通过技术扩展。本文提出了一种在保持芯片工作频率恒定的同时动态降低电压裕量的新机制。与以前依靠特殊硬件来检测低电压执行引起的时序违规并从中恢复的方法不同,我们的解决方案基于固件,不需要额外的硬件。相反,它依赖于现代处理器中已内置的纠错机制。该系统动态降低电压裕量,并使用硬件提出的可纠正错误报告来确定最低的安全工作电压。该解决方案通过根据每个内核的安全工作水平调整电源电压来适应内核间的差异。此外,它利用了工作量易受低压执行影响的可变性。该系统是在使用Intel Itanium 9560处理器的HP Integrity服务器上原型制作的。使用SPECjbb2005和SPEC CPU2000工作负载进行的评估显示,核心功耗节省了18%至23%,并且对性能的影响最小。

著录项

  • 来源
    《Computer architecture news》 |2013年第3期|297-307|共11页
  • 作者

    Anys Bacha; Radu Teodorescu;

  • 作者单位

    Computer Science and Engineering The Ohio State University;

    Computer Science and Engineering The Ohio State University;

  • 收录信息
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号