首页> 外文期刊>IEEE Transactions on Communications >Dynamics and performance analysis of analog iterative decoding for low-density parity-check (LDPC) codes
【24h】

Dynamics and performance analysis of analog iterative decoding for low-density parity-check (LDPC) codes

机译:低密度奇偶校验(LDPC)码的模拟迭代解码的动力学和性能分析

获取原文
获取原文并翻译 | 示例

摘要

Conventional iterative decoding with flooding or parallel schedule can be formulated as a fixed-point problem solved iteratively by a successive substitution (SS) method. In this paper, we investigate the dynamics of a continuous-time (asynchronous) analog implementation of iterative decoding, and show that it can be approximated as the application of the well-known successive relaxation (SR) method for solving the fixed-point problem. We observe that SR with the optimal relaxation factor can considerably improve the error-rate performance of iterative decoding for short low-density parity-check (LDPC) codes, compared with SS. Our simulation results for the application of SR to belief propagation (sum-product) and min-sum algorithms demonstrate improvements of up to about 0.7 dB over the standard SS for randomly constructed LDPC codes. The improvement in performance increases with the maximum number of iterations, and by accordingly reducing the relaxation factor. The asymptotic result, corresponding to an infinite maximum number of iterations and infinitesimal relaxation factor, represents the steady-state performance of analog iterative decoding. This means that under ideal circumstances, continuous-time (asynchronous) analog decoders can outperform their discrete-time (synchronous) digital counterparts by a large margin. Our results also indicate that with the assumption of a truncated Gaussian distribution for the random delays among computational modules, the error-rate performance of the analog decoder, particularly in steady state, is rather independent of the variance of the distribution. The proposed simple model for analog decoding, and the associated performance curves, can be used as an "ideal analog decoder" benchmark for performance evaluation of analog decoding circuits.
机译:可以将具有泛洪或并行调度的常规迭代解码公式化为通过连续替换(SS)方法迭代解决的定点问题。在本文中,我们研究了迭代解码的连续时间(异步)模拟实现的动力学,并表明可以将其近似为解决定点问题的众所周知的连续松弛(SR)方法的应用。我们观察到,与SS相比,具有最佳松弛因子的SR可以显着提高短低密度奇偶校验(LDPC)码的迭代解码的误码率性能。我们将SR应用于信念传播(和积)和最小和算法的仿真结果表明,对于随机构建的LDPC码,其比标准SS最多提高了约0.7 dB。性能的提高随着最大迭代次数的增加而增加,并相应地减小了松弛因子。对应于无限大的迭代次数和无穷小的松弛因子的渐近结果表示模拟迭代解码的稳态性能。这意味着,在理想情况下,连续时间(异步)模拟解码器可以大大优于其离散时间(同步)数字解码器。我们的结果还表明,假设计算模块之间随机延迟的截断高斯分布,模拟解码器的误码率性能(尤其是在稳态下)与分布的方差无关。所提出的用于模拟解码的简单模型以及相关的性能曲线可以用作模拟解码电路性能评估的“理想模拟解码器”基准。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号