...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 0.18-$muhbox m$CMOS Analog Min-Sum Iterative Decoder for a (32,8) Low-Density Parity-Check (LDPC) Code
【24h】

A 0.18-$muhbox m$CMOS Analog Min-Sum Iterative Decoder for a (32,8) Low-Density Parity-Check (LDPC) Code

机译:一个0.18- $ muhbox m $ CMOS模拟最小和迭代解码器,用于(32,8)低密度奇偶校验(LDPC)码

获取原文
获取原文并翻译 | 示例

摘要

Current-mode circuits are presented for implementing analog min-sum (MS) iterative decoders. These decoders are used to efficiently decode the best known error correcting codes such as low-density parity-check (LDPC) codes and turbo codes. The proposed circuits are devised based on current mirrors, and thus, in any fabrication technology that accurate current mirrors can be designed, analog MS decoders can be implemented. The functionality of the proposed circuits is verified by implementing an analog MS decoder for a (32,8) LDPC code in a 0.18-mum CMOS technology. This decoder is the first reported analog MS decoder. For low signal to noise ratios where the circuit imperfections are dominated by the noise of the channel, the measured error correcting performance of this chip in steady-state condition surpasses that of the conventional floating-point discrete-time synchronous MS decoder. When data throughput is 6 Mb/s, loss in the coding gain compared to the conventional MS decoder at BER of 10-3 is about 0.3 dB and power consumption is about 5 mW. This is the first time that an analog decoder has been successfully tested for an LDPC code, though a short one
机译:提出了用于实现模拟最小和(MS)迭代解码器的电流模式电路。这些解码器用于有效地解码众所周知的纠错码,例如低密度奇偶校验(LDPC)码和turbo码。提出的电路是基于电流镜设计的,因此,在可以设计出精确电流镜的任何制造技术中,都可以实现模拟MS解码器。通过以0.18微米CMOS技术为(32,8)LDPC码实现模拟MS解码器,可以验证所提出电路的功能。该解码器是第一个报告的模拟MS解码器。对于低信噪比(电路缺陷主要由通道噪声决定)的情况,该芯片在稳态条件下测得的纠错性能超过了常规浮点离散时间同步MS解码器。当数据吞吐量为6 Mb / s时,与传统MS解码器相比,BER为10-3时,编码增益的损失约为0.3 dB,功耗约为5 mW。这是模拟解码器首次成功测试LDPC码,尽管这是很短的时间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号