...
首页> 外文期刊>Circuits, Devices & Systems, IET >Twelve-bit 20-GHz reduced size pipeline accumulator in 0.25 ;C;m SiGe:C technology for direct digital synthesiser applications
【24h】

Twelve-bit 20-GHz reduced size pipeline accumulator in 0.25 ;C;m SiGe:C technology for direct digital synthesiser applications

机译:采用0.25; C; m SiGe:C技术的十二位20 GHz缩小尺寸管线累加器,用于直接数字合成器应用

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This article presents a 20 GHz, 12-bit pipeline accumulator with a reduced number of registers, suitable for direct digital synthesiser (DDS) applications. The accumulator is implemented in the IHP SG25H1 (0.25 ;C;m) SiGe:C technology featuring heterojunction bipolar transistors (HBTs) with Ft/Fmax of 180/220 GHz. The accumulator architecture omits the preskewing registers of the pipeline, thereby lowering both power consumption and circuit complexity. Some limitations to this design are discussed and the necessary equations for determining the phase jump encountered each time the control word (synthesised frequency) is changed are presented. For many applications employing signal processing after detection, this phase shift can then be corrected for. Compared to a full pipeline architecture (omitting the input circuitry for the most significant bit, as is customary for such designs), the implemented 12-bit accumulator reduces the number of registers by 55% and the power by approximately 32%, while obtaining the highest clock frequency for SiGe:C accumulators intended for DDS applications.
机译:本文介绍了一种具有减少寄存器数量的20 GHz,12位流水线累加器,适用于直接数字合成器(DDS)应用。该累加器采用IHP SG25H1(0.25; C; m)SiGe:C技术实现,该技术具有Ft / Fmax为180/220 GHz的异质结双极晶体管(HBT)。累加器架构省略了流水线的预偏移寄存器,从而降低了功耗和电路复杂度。讨论了这种设计的一些局限性,并提出了确定每次更改控制字(合成频率)时遇到的相位跳变的必要公式。对于许多在检测后采用信号处理的应用,可以对此相移进行校正。与完整的流水线架构(将输入电路的最高有效位省略,这是这种设计的惯例)相比,已实现的12位累加器将寄存器数量减少了55%,功耗降低了约32%,同时获得了用于DDS应用的SiGe:C累加器的最高时钟频率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号