首页> 外文期刊>Circuits, Devices & Systems, IET >Timing variation aware dynamic digital phase detector for low-latency clock domain crossing
【24h】

Timing variation aware dynamic digital phase detector for low-latency clock domain crossing

机译:用于低延迟时钟域交叉的定时变化感知动态数字相位检测器

获取原文
获取原文并翻译 | 示例

摘要

This study presents a digital phase detector-based approach for estimating and synchronising phase variations between clock domains. Instead of waiting for the resolution of metastability (with finite probability of failure), the authors propose a metastability avoidance algorithm, based on a sampling method for asynchronous signals. The results, using 90 nm inovation for high performance microelectronics (IHP) technology, show that the proposed design is about 1.5 times faster and provides a 35% improvement in Energy-Delay Product compared with the state-of-the-art approaches. Moreover, it completely prevents metastability failures.
机译:这项研究提出了一种基于数字相位检测器的方法,用于估计和同步时钟域之间的相位变化。作者提出了一种基于异步信号采样方法的避免亚稳态算法,而不是等待亚稳态的解决(具有有限的失败概率)。结果表明,将90纳米创新技术用于高性能微电子(IHP)技术,与最新技术方法相比,该拟议设计的速度提高了约1.5倍,并且使能源延迟产品的性能提高了35%。而且,它完全可以防止亚稳故障。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号