首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Low-Latency Maximal-Throughput Communication Interfaces for Rationally Related Clock Domains
【24h】

Low-Latency Maximal-Throughput Communication Interfaces for Rationally Related Clock Domains

机译:合理相关时钟域的低延迟最大吞吐量通信接口

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we introduce a source-synchronous adaptive interface for the globally ratiochronous, locally synchronous design style, a subset of the globally asynchronous, locally synchronous (GALS) design style in which the frequencies of all clocks are not phase-aligned but are constrained to be rationally related, i.e., they are all submultiple of the same physical or virtual frequency. The interface can be designed using only standard cells and guarantees maximal throughput in addition to an average latency four times lower compared with state-of-the-art asynchronous first-input, first-output GALS interfaces. Several properties of the interface are formally stated and proved. We also demonstrate that the interface has a low area overhead, with only four flip-flops per data line, and is robust against nonidealities such as clock jitters and propagation delay misalignments. For a realistic link in 90-nm application-specific integrated circuit technology, we derive a 1-GHz upper bound for the least common multiple among the frequencies.
机译:在本文中,我们为全局比率同步,局部同步设计样式引入了源同步自适应接口,这是全局异步,局部同步(GALS)设计样式的子集,其中所有时钟的频率都不是相位对齐的,而是限制为合理相关,即它们都是相同物理或虚拟频率的约数。该接口可以仅使用标准单元进行设计,并且与最大的异步第一输入,第一输出GALS接口相比,平均延迟要低四倍,并且可以保证最大的吞吐量。界面的几个属性已正式表述并证明。我们还证明了该接口具有较低的区域开销,每条数据线只有四个触发器,并且对于诸如时钟抖动和传播延迟未对准之类的非理想性具有鲁棒性。对于90纳米专用集成电路技术中的实际链接,我们得出频率中最小公倍数的1 GHz上限。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号