首页> 外文期刊>IEEE Transactions on Circuits and Systems for Video Technology >VLSI architectures for block matching algorithms using systolic arrays
【24h】

VLSI architectures for block matching algorithms using systolic arrays

机译:使用脉动阵列的块匹配算法的VLSI架构

获取原文
获取原文并翻译 | 示例

摘要

We investigate hardware implementation of block matching algorithms (BMAs) for motion estimation of moving sequences. Using systolic arrays, we propose VLSI architectures for the two-stage BMA and full search (FS) BMA. The two-stage BMA using integral projections reduces greatly the computational complexity with its performance comparable to that of the FS BMA. The proposed hardware architectures for the two-stage BMA and FS BMA are faster than the conventional hardware architectures with lower hardware complexity. Also, the proposed architecture of the first stage of the two-stage BMA is modeled in VHDL and simulated. Simulation results show the functional validity of the proposed architecture.
机译:我们研究用于运动序列运动估计的块匹配算法(BMA)的硬件实现。使用脉动阵列,我们为两阶段BMA和全搜索(FS)BMA提出了VLSI架构。使用积分投影的两级BMA的性能与FS BMA相当,大大降低了计算复杂度。为两阶段BMA和FS BMA提出的硬件体系结构比具有较低硬件复杂性的常规硬件体系结构要快。同样,在VHDL中对两阶段BMA的第一阶段的建议架构进行了建模和仿真。仿真结果表明了所提出架构的功能有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号