首页> 外文期刊>IEEE Transactions on Circuits and Systems for Video Technology >Architecture Design of Shape-Adaptive Discrete Cosine Transform and Its Inverse for MPEG-4 Video Coding
【24h】

Architecture Design of Shape-Adaptive Discrete Cosine Transform and Its Inverse for MPEG-4 Video Coding

机译:形状自适应离散余弦变换的体系结构设计及其MPEG-4视频编码的逆

获取原文
获取原文并翻译 | 示例

摘要

This paper presents efficient VLSI architectures of the shape-adaptive discrete cosine transform (SA-DCT) and its inverse transform (SA-IDCT) for MPEG-4. Two of the challenges encountered during the exploitation of more efficient architectures for the SA-DCT and SA-IDCT are addressed. One challenge is to handle the architectural irregularity due to the shape-adaptive nature. The other one is to provide acceptable throughput using minimal hardware. In the algorithm-level optimization, this work exploits the numerical properties found in the transform matrices of various lengths, and derives a fine-grained zero-skipping scheme for the IDCT which can perform 22.6% more zero-skipping than the common vector-based coarse-grained zero-skipping scheme does. In the architecture-level design, the 1-D variable-length DCT/IDCT architectures designed on the basis of the numerical properties are proposed. An auto-aligned transpose memory that aligns the data of different lengths is also incorporated. In addition, a zero-index table is also included in the transpose memory to support the fine-grained zero-skipping in the SA-IDCT. The synthesized designs of the SA-DCT and SA-IDCT are implemented using UMC 0.18-mum technology. The SA-DCT architecture has 26 635 gates, and its average cycle-throughput is 0.66 pixels/cycle, which is comparable to other proposed architectures. On the other hand, the SA-IDCT architecture has 29 960 gates, and its cycle-throughput is 6.42 pixels/cycle. While decoding for CIF@30FPS, the SA-IDCT is clocked at 0.7 MHz, and the power consumption is 0.14 mW. Both the throughput and power consumption of the proposed SA-IDCT architecture are an order better than those of the existing SA-IDCT architectures.
机译:本文提出了针对MPEG-4的形状自适应离散余弦变换(SA-DCT)及其逆变换(SA-IDCT)的有效VLSI体系结构。解决了在开发SA-DCT和SA-IDCT的更有效架构时遇到的两个挑战。一项挑战是应对由于形状适应性导致的建筑不规则性。另一个是使用最少的硬件来提供可接受的吞吐量。在算法级别的优化中,这项工作利用了在各种长度的变换矩阵中发现的数值属性,并为IDCT导出了细粒度的零跳变方案,该方案比基于普通矢量的零跳变执行了22.6%的零跳变粗粒度的零跳方案。在体系结构级设计中,提出了一种基于数值特性设计的一维可变长度DCT / IDCT体系结构。还内置了一个自动对齐的转置存储器,可以对齐不同长度的数据。另外,转置存储器中还包括零索引表,以支持SA-IDCT中的细粒度零跳跃。 SA-DCT和SA-IDCT的综合设计是使用UMC 0.18毫米技术实现的。 SA-DCT体系结构具有26 635个门,其平均周期吞吐量为0.66像素/周期,与其他提议的体系结构相当。另一方面,SA-IDCT体系结构具有29 960个门,其周期吞吐量为6.42像素/周期。在为CIF @ 30FPS解码时,SA-IDCT的时钟频率为0.7 MHz,功耗为0.14 mW。提出的SA-IDCT体系结构的吞吐量和功耗都比现有SA-IDCT体系结构好一个数量级。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号