首页> 外文期刊>IEEE Transactions on Circuits and Systems. II, Express Briefs >High-speed CMOS circuits with parallel dynamic logic and speed-enhanced skewed static logic
【24h】

High-speed CMOS circuits with parallel dynamic logic and speed-enhanced skewed static logic

机译:具有并行动态逻辑和速度增强的偏静态逻辑的高速CMOS电路

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we describe parallel dynamic logic (PDL) which exhibits high speed without charge sharing problem. PDL uses only parallel-connected transistors for fast logic evaluation and is a good candidate for high-speed low-voltage operation. It has less back-bias effect compared to other logic styles, which use stacked transistors. Furthermore, PDL needs no signal ordering or tapering. PDL with speed-enhanced skewed static logic renders straightforward logic synthesis without the usual area penalty due to logic duplication. Our experimental results on two 32-bit carry lookahead adders using 0.25-μm CMOS technology show that PDL with speed-enhanced skewed static (SSS) look reduces the delay over clock-delayed(CD)-domino by 15%-27% and the power-delay product by 20%-37%.
机译:在本文中,我们描述了并行动态逻辑(PDL),它具有高速度而没有电荷共享问题。 PDL仅使用并联的晶体管进行快速逻辑评估,并且是高速低压操作的理想选择。与使用堆叠晶体管的其他逻辑样式相比,它具有较小的反向偏置效应。此外,PDL不需要信号排序或渐缩。具有速度增强的斜静态逻辑的PDL使得逻辑合成简单明了,而不会因逻辑复制而造成通常的面积损失。我们在使用0.25μmCMOS技术的两个32位进位超前加法器上的实验结果表明,具有速度增强的偏斜静态(SSS)外观的PDL可以将时钟延迟(CD)-domino上的延迟降低15%-27%,并且功率延迟产品降低了20%-37%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号