首页> 外文期刊>IEEE Transactions on Circuits and Systems. II, Express Briefs >Jitter Requirements of the Sampling Clock in Software Radio Receivers
【24h】

Jitter Requirements of the Sampling Clock in Software Radio Receivers

机译:软件无线电接收机中采样时钟的抖动要求

获取原文
获取原文并翻译 | 示例
           

摘要

The effective number of bits of an analog-to-digital converter (ADC) is not only limited by the quantization step inaccuracy but also by sampling time uncertainty. According to a commonly used model, the error caused by timing jitter, integrated over the whole bandwidth, should not be bigger than the quantization noise, for a full swing input signals at the maximum input frequency. This results in unfeasible phase noise requirements for the sampling clock in software radio receivers with direct RF sampling. However, for a radio receiver not the total integrated error is relevant, but only the error signal in the channel bandwidth. This paper explores the clock jitter requirements for a software radio application, using a more realistic model and taking into account the power spectrum of both the input signal and the spectrum of the sampling clock jitter. Using this model, we show that the clock jitter requirements are very similar to reciprocal mixing requirements of superheterodyne receivers.
机译:模数转换器(ADC)的有效位数不仅受量化步长误差的限制,而且还受到采样时间不确定性的限制。根据常用模型,对于在最大输入频率下的全摆幅输入信号,在整个带宽上积分的,由时序抖动引起的误差不应大于量化噪声。这导致在具有直接RF采样的软件无线电接收器中,采样时钟的相位噪声要求不可行。但是,对于无线电接收机,总的综合误差并不重要,而仅信道带宽中的误差信号是重要的。本文使用更现实的模型并考虑了输入信号的功率谱和采样时钟抖动的频谱,探讨了软件无线电应用的时钟抖动要求。使用该模型,我们证明了时钟抖动要求与超外差接收机的相互混合要求非常相似。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号