首页> 外文期刊>IEEE Transactions on Circuits and Systems. II, Express Briefs >Design of High-Speed Power-Efficient MOS Current-Mode Logic Frequency Dividers
【24h】

Design of High-Speed Power-Efficient MOS Current-Mode Logic Frequency Dividers

机译:高速节能MOS电流模式逻辑分频器的设计

获取原文
获取原文并翻译 | 示例

摘要

A methodology to design high-speed power-efficient MOS current-mode logic (MCML) static frequency dividers is proposed. Analytical criteria to exploit the speed potential of MCML gates are first introduced. Then, an analytical strategy is formulated to progressively reduce the bias currents through the stages without affecting the divider operation speed, thereby reducing the overall power consumption. The proposed design approach is general and independent of the process adopted. Due to its simplicity, it can be used in a pencil-and-paper approach, avoiding a tedious and time-consuming trial-and-error approach based on simulations. Moreover, the analytical approach allows for a deeper understanding of the power-delay tradeoff involved in the design. As a design example, a 1:8 frequency divider is designed and simulated by using a 0.18-mum CMOS process
机译:提出了一种设计高速省电MOS电流模式逻辑(MCML)静态分频器的方法。首先介绍了利用MCML门的速度潜力的分析标准。然后,制定了一种分析策略,以逐步减小通过各级的偏置电流,而不会影响分压器的运行速度,从而降低了总功耗。提议的设计方法是通用的,并且与所采用的过程无关。由于它的简单性,它可​​以用在铅笔和纸上,而避免了基于模拟的繁琐且耗时的反复试验方法。此外,分析方法可以使您更深入地了解设计中涉及的功率延迟权衡。作为设计示例,使用0.18微米CMOS工艺设计和仿真了1:8分频器

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号